会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • SUBSTRATE WITH STRESS RELIEVING FEATURES
    • 具有应力消除特征的基板
    • WO2018058560A1
    • 2018-04-05
    • PCT/CN2016/101168
    • 2016-09-30
    • INTEL CORPORATION
    • GUO, Mao
    • H05K1/02H05K3/46
    • H05K1/0271H05K1/0284H05K3/0044H05K3/0058H05K2201/0187H05K2201/09063H05K2201/10734H05K2203/1316
    • Various examples disclosed relate to a substrate for a semiconductor. The substrate includes a first conducting layer, having a first surface and an opposite second surface. The substrate further includes a second conducting layer extending in a direction substantially parallel to the first conducting layer. The second conducting layer includesa third surface and an opposite fourth surface. A first dielectric layer is disposed between the second surface of the first conducting layer and the third surface of the second conducting layer. The first dielectric layer includes a first dielectric material and a fiber. Slots extends between the first conducting layer and the second conducting layer. Each of the slots is defined by an internal surface of the first conducting layer, the second conducting layer, and the first dielectric layer.
    • 所公开的各种示例涉及用于半导体的衬底。 衬底包括具有第一表面和相对的第二表面的第一导电层。 衬底还包括在基本上平行于第一导电层的方向上延伸的第二导电层。 第二导电层包括第三表面和相对的第四表面。 第一介电层设置在第一导电层的第二表面和第二导电层的第三表面之间。 第一介电层包括第一介电材料和光纤。 槽在第一导电层和第二导电层之间延伸。 每个槽由第一导电层,第二导电层和第一介电层的内表面限定。
    • 3. 发明申请
    • METHOD AND ARRANGEMENT FOR PROVIDING ELECTRICAL CONNECTION TO IN-MOLD ELECTRONICS
    • 用于为模内电子提供电连接的方法和装置
    • WO2017055685A4
    • 2017-06-15
    • PCT/FI2016050673
    • 2016-09-28
    • TACTOTEK OY
    • KERÄNEN ANTTIHEIKKINEN MIKKORAAPPANA PASISÄÄSKI JARMO
    • H05K5/00B32B27/08H01L23/538H01R12/61H01R12/77H05K1/03H05K1/14H05K3/28H05K5/06
    • H05K1/189H05K1/0269H05K1/028H05K1/111H05K1/118H05K1/16H05K3/0044H05K3/12H05K3/28H05K3/4092H05K3/46H05K2201/0129H05K2201/0397H05K2201/09081H05K2201/09754H05K2203/0228H05K2203/1316
    • A multilayer structure (100) comprises a flexible substrate film (102) having a first side and opposite second side, a number of conductive traces (108), optionally defining contact pads and/or conductors, printed on the first side of the substrate film by printed electronics technology for establishing a desired predetermined circuit design, a plastic layer (104) molded onto the first side of the substrate film (102) so as to enclose the circuit between the plastic layer and the first side of the substrate film (102), and a connector (114) in a form of a flexible flap for providing external electrical connection to the embedded circuit from the second, opposite side of the substrate film (102), the connector being defined by a portion of the substrate film (102) accommodating at least part of one or more of the printed conductive traces (108) and cut partially loose from the surrounding substrate material so as to establish the flap, the loose end of which is bendable away from the molded plastic layer to facilitate the establishment of said electrical connection with external element (118), such as a wire or connector, via the associated gap. A related method of manufacture is presented.
    • 多层结构(100)包括柔性衬底膜(102),柔性衬底膜(102)具有第一侧和相对的第二侧,多个导电迹线(108),可选地限定接触焊盘和/或导体,印刷在衬底膜 通过用于建立期望的预定电路设计的印刷电子技术,在基底膜(102)的第一侧上模制塑料层(104),以便在塑料层和基底膜(102)的第一侧之间封装电路 )以及柔性翼片形式的连接器(114),用于从衬底薄膜(102)的相对的第二侧提供到嵌入电路的外部电连接,连接器由衬底薄膜(102)的一部分 102),其容纳印刷导电迹线(108)中的一个或多个的至少一部分并且从周围的基板材料部分地松开以便建立该翼片,该翼片的松散端可弯曲远离该mo 以便于通过相关间隙建立与外部元件(118)(例如导线或连接器)的所述电连接。 介绍了一种相关的制造方法。
    • 6. 发明申请
    • VERFAHREN ZUR HERSTELLUNG EINER LEITERPLATTE UND LEITERPLATTE
    • 一种用于生产电路板和电路板的
    • WO2015176821A1
    • 2015-11-26
    • PCT/EP2015/001035
    • 2015-05-21
    • SCHWEIZER ELECTRONIC AGCONTINENTAL AUTOMOTIVE GMBH
    • GOTTWALD, ThomasREISSLÖHNER, BerndRALL, Thomas
    • H05K1/02
    • H05K3/4644H05K1/02H05K1/0203H05K1/0204H05K3/0044H05K3/0058H05K2201/09036H05K2201/10416H05K2203/061H05K2203/167
    • Verfahren zur Herstellung einer Leiterplatte (10) mit einer Mehrzahl von Inlays (21, 22, 23, 24), mit den folgenden Schritten: Bereitstellen einer Mehrzahl von Inlays (21, 22, 23, 24), von denen mindestens ein Inlay mindestens ein Positionierelement (21.1, 21.2; 22.1 bis 22.7; 23.1, 23.2; 24.1, 24.2) aufweist; Aufbauen einer Schichtabfolge aus mehreren Leiterplattenlagen, mit mindestens einer Ausnehmung (14) zur Aufnahme von Inlays, wobei die Ausnehmung (14) vor dem Schritt des Einsetzen der Mehrzahl von Inlays (21, 22, 23, 24) in einer obersten Schicht (12) durch einen Rahmen aus nicht-leitendem Leiterplattenmaterial definiert ist; Einsetzen der Mehrzahl von Inlays (21, 22, 23, 24) in die durch den Rahmen definierte Ausnehmung (14); Abdecken der Inlays (21, 22, 23, 24) mit einem nicht-leitenden Leiterplattenmaterial; Laminieren der Schichtabfolge und Entfernen zumindest der Positionierelemente (21.1, 21.2; 22.1 bis 22.7; 23.1, 23.2; 24.1, 24.2), die einen leitenden Kontakt zwischen benachbarten Inlays bereitstellen.
    • 一种用于制造具有多个嵌体(21,22,23,24)的印刷电路板(10),包括以下步骤:提供多个嵌体(21,22,23,24)的,其中至少有一个嵌体的至少一个的 定位元件(21.1,21.2; 01.22至07.22; 23.1,23.2; 24.1,24.2)包括; 建立多个印刷电路板层中的一个层序列,具有至少一个凹部(14),用于接收嵌体,所述最上面的层插入所述多个嵌体(21,22,23,24)的步骤之前,凹部(14)(12) 是由非导电电路板材料制成的框架限定; 插入在由框架凹部所限定的平面上的多个嵌体(21,22,23,24)(14); 覆盖有不导电的印刷电路板材料中的嵌体(21,22,23,24); 层压所述层序列以及去除至少所述定位元件(21.1,21.2; 01.22至07.22; 23.1,23.2; 24.1,24.2),其在相邻的嵌体之间的导电接触。
    • 10. 发明申请
    • METHOD FOR THE PRODUCTION OF A CIRCUIT BOARD INVOLVING THE REMOVAL OF A SUBREGION THEREOF, AND USE OF SUCH A METHOD
    • 制造PCB的方法以及使用这种方法去除PCB的材料
    • WO2013082637A3
    • 2013-09-06
    • PCT/AT2012000302
    • 2012-12-03
    • AUSTRIA TECH & SYSTEM TECH
    • LEITGEB MARKUSWEIDINGER GERALDSCHMID GERHARDMARELJIC LJUBOMIR
    • H05K3/00H05K3/46
    • H05K3/4697H05K3/0044H05K3/4691H05K2201/09127H05K2203/0191H05K2203/0264Y10T29/49156
    • The invention relates to a method for producing a circuit board (1) involving the removal of a subregion (6) thereof. In said method, at least two layers or plies (2, 3, 4, 5) of the circuit board (1) are interconnected, the subregion (6) to be removed is prevented from being connected to an adjacent ply (4) of the circuit board (1) by providing or applying an adhesion-preventing material (7), and peripheral zones (8) of the subregion (6) to be removed are separated from adjoining zones of the circuit board (1). According to the invention, once the peripheral zones (8) have been separated or entirely cut off, an outer surface (9) of the subregion (6) to be removed is coupled or connected to an external element (11), and the subregion (6) to be removed is separated from the adjacent ply (4) of the circuit board (1) by lifting or displacing the external element (11), thus making it possible to remove a subregion (6) to be removed from a circuit board (1) in an easy and reliable, and if necessary automated, manner. Also disclosed is a use of such a method for producing a multilayer circuit board (1) and especially for creating voids (14) in such a circuit board (1).
    • 在用于制造印刷电路板(1)以除去的部分(6)它们,其中至少两个层或层片(2,3,4,5)的印刷电路板(1)被连接到彼此和的一个连接到被除去部分的方法 (6)配有一个位于相邻的层(4)的电路板(1)通过提供或施加防止(7)的防粘连材料,和边缘区域(8)要被去除的部分(6)的印刷电路板的邻接区域的( 1)中规定,待分离的部分区域(6)的外表面(9)在分离或横切边缘区域(8)之后与外部元件(11)耦合或连接,并且 通过将外部元件(11)从电路板(1)的相邻层(4)上提起或移开而将移除部分(6)分开,从而简化并且更可靠并且给定 可以从印刷电路板(1)上去除部分区域(6)的自动移除。 此外,提出了这种用于制造多层印刷电路板(1)的方法,特别是用于在这种印刷电路板(1)中制造空腔(14)的方法。