会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • IIL With partially spaced collars
    • IIL具有部分间隔的衣领
    • US4259730A
    • 1981-03-31
    • US027223
    • 1979-04-05
    • Klaus HeuberErich KlinkVolker RudolphSiegfried K. Wiedmann
    • Klaus HeuberErich KlinkVolker RudolphSiegfried K. Wiedmann
    • G11C11/411H01L21/331H01L21/761H01L21/8226H01L27/02H01L27/082H01L29/73H03K3/288H03K19/091H01L27/04G11C11/40
    • G11C11/4113H01L21/761H01L27/0233H01L27/0821H03K3/288
    • The invention relates to a monolithically integrated semiconductor arrangement with at least one integrated injection logic (I.sup.2 L) structure including an injection zone and an inverting transistor, the injection zone, and lateral thereto, the transistor base zone of a same first conductivity type being arranged in a semiconductor layer of a second conductivity type, which forms the emitter zone of the transistor, the transistor being completed by a collector zone of the second conductivity type, which is formed in the base zone, and the I.sup.2 L structure being surrounded at least partly by a separating zone introduced at a predetermined spacing into the semiconductor layer. The injection zone and the transistor base zone in the region of their edges facing each other are extended up to or into the separating zone, while in the region of their remaining edges they are spaced therefrom at the predetermined distance. The invention further relates to a storage arrangement having storage cells including two such I.sup.2 L structures each which are cross-coupled in the manner of a flip-flop.
    • 本发明涉及一种具有至少一个集成注入逻辑(I2L)结构的单片集成半导体装置,该集成注入逻辑(I2L)结构包括注入区和反相晶体管,注入区和与其侧向的相同的第一导电类型的晶体管基极区布置在 第二导电类型的半导体层,其形成晶体管的发射极区,晶体管由形成在基极区中的第二导电类型的集电极区完成,并且该I2L结构至少部分地被 以预定间隔引入到半导体层中的分离区。 注入区和位于其边缘彼此面对的区域中的晶体管基区延伸到分离区或分离区,而在其剩余边缘的区域中,它们以预定距离与其间隔开。 本发明还涉及具有存储单元的存储装置,该存储单元包括两个这样的I2L结构,每个结构以触发器的方式交叉耦合。
    • 6. 发明授权
    • Method for delta-noise reduction
    • 减少降噪的方法
    • US06774836B2
    • 2004-08-10
    • US10462529
    • 2003-06-16
    • Roland FrechBernd GarbenHubert HarrerAndreas HuberDierk KallerErich KlinkThomas-Michael WinkelWiren Dale Becker
    • Roland FrechBernd GarbenHubert HarrerAndreas HuberDierk KallerErich KlinkThomas-Michael WinkelWiren Dale Becker
    • H04L1702
    • G05F1/46
    • A method, digital circuit system and program product for reducing delta-I noise in a plurality of activity units connected to a common DC-supply voltage. In order to smooth the fluctuations (delta-I) of a total current demand I, and a respective resulting fluctuation of the supply voltage, a signalling scheme between said activity units and a supervisor unit which holds a system-specific “database” containing at least the current demand of each activity unit device when operating regularly. Dependent of the quantity of calculated, imminent delta-I a subset of said activity units with a respective current I demand is selected and controlled, for either temporarily delaying their beginning of activity in case of an imminent supply voltage drop, or temporarily continuing their activity with a predetermined, activity-specific NO-OP phase in case of an imminent supply voltage rise.
    • 一种用于减少连接到公共DC电源电压的多个活动单元中的Δ-I噪声的方法,数字电路系统和程序产品。 为了平滑总电流需求I的波动(Δ-I)和相应的电源电压波动,所述活动单元与保持包含在系统特定的“数据库”的管理单元之间的信令方案 最小化每个活动单位设备当定期运行时的当前需求。 选择和控制所计算的即将来临的Delta-I的量的所述活动单元的一个子集,以便在即将发生的电源电压下降的情况下暂时延迟其开始的活动,或者暂时继续其活动 在即将来临的电源电压升高的情况下具有预定的活动特定的NO-OP相。
    • 9. 发明授权
    • System and method for automatic insertion of on-chip decoupling capacitors
    • 自动插入片上去耦电容的系统和方法
    • US07302664B2
    • 2007-11-27
    • US11054916
    • 2005-02-10
    • Anand HaridassAndreas HuberErich KlinkJochen Supper
    • Anand HaridassAndreas HuberErich KlinkJochen Supper
    • G06F17/50
    • G06F17/5045G06F2217/78
    • A system and method for automatic insertion of on-chip decoupling capacitors are provided. With the system and method, an integrated circuit design is partitioned into cells and the noise distribution per cell of an integrated circuit is determined. This noise distribution may be generated using any of a number of different known mechanisms and generally results in a noise-map being generated for the integrated circuit. Thereafter, a mapping function is applied to the noise map for each cell to determine a required capacitance for the cells of the integrated circuit. From this required capacitance per cell, the necessary decoupling capacitors may be identified as well as the location for insertion of these decoupling capacitors. In a similar manner, decoupling capacitors may be removed from cells of the integrated circuit based upon the determined required capacitance per cell.
    • 提供一种用于自动插入片上去耦电容器的系统和方法。 利用该系统和方法,将集成电路设计划分为单元,确定集成电路的每个单元的噪声分布。 该噪声分布可以使用多个不同的已知机构中的任何一个产生,并且通常导致为集成电路产生噪声映射。 此后,将映射函数应用于每个单元的噪声图,以确定集成电路的单元所需的电容。 根据每个电池所需的电容,可以识别必要的去耦电容以及插入这些去耦电容器的位置。 以类似的方式,可以基于每个单元所确定的所需电容从集成电路的单元去除去耦电容器。