会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 8. 发明申请
    • VIRTUAL BODY-CONTACTED TRIGATE
    • 虚拟身体接触的TRIGATE
    • WO2007015957A2
    • 2007-02-08
    • PCT/US2006/028312
    • 2006-07-21
    • INTERNATIONAL BUSINESS MACHINES CORPORATIONANDERSON, Brent, A.BREITWISCH, Matthew, J.NOWAK, Edward, J.RAINEY, BethAnn
    • ANDERSON, Brent, A.BREITWISCH, Matthew, J.NOWAK, Edward, J.RAINEY, BethAnn
    • H01L29/12H01L21/84
    • H01L29/785H01L29/42384H01L29/66795H01L29/78615H01L29/78687
    • A field effect transistor (FET) and method of forming the FET comprises a substrate (101 ); a silicon germanium (SiGe) layer (103) over the substrate (103); a semiconductor layer (105) over and adjacent to the SiGe layer (103); an insulating layer (109a) adjacent to the substrate (101), the SiGe layer (103), and the semiconductor layer (105); a pair of first gate structures (111) adjacent to the insulating layer (1 09a); and a second gate structure (113) over the insulating layer (109a). Preferably, the insulating layer (109a) is adjacent to a side surface of the SiGe layer (103) and an upper surface of the semiconductor layer (105), a lower surface of the semiconductor layer (105), and a side surface of the semiconductor layer (105). Preferably, the SiGe layer (103) comprises carbon. Preferably, the pair of first gate structures (111) are substantially transverse to the second gate structure (113). Additionally, the pair of first gate structures (111) are preferably encapsulated by the insulating layer (109a).
    • 一种场效应晶体管(FET)及其形成方法,包括衬底(101);衬底 在衬底(103)上的硅锗(SiGe)层(103); 在所述SiGe层(103)上方并且与所述SiGe层(103)相邻的半导体层(105); 与衬底(101),SiGe层(103)和半导体层(105)相邻的绝缘层(109a); 一对第一栅极结构(111),与绝缘层(109a)相邻; 和在绝缘层(109a)上的第二栅极结构(113)。 优选地,绝缘层(109a)与SiGe层(103)的侧表面和半导体层(105)的上表面,半导体层(105)的下表面以及半导体层 半导体层(105)。 优选地,SiGe层(103)包含碳。 优选地,该对第一栅极结构(111)基本上横向于第二栅极结构(113)。 此外,一对第一栅极结构(111)优选由绝缘层(109a)封装。
    • 10. 发明申请
    • DAMASCENE GATE HAVING PROTECTED SHORTING REGIONS
    • 具有保护区的大马士革堡
    • WO2011059639A2
    • 2011-05-19
    • PCT/US2010/053091
    • 2010-10-19
    • INTERNATIONAL BUSINESS MACHINES CORPORATIONANDERSON, Brent, A.NOWAK, Edward, J.RANKIN, Jed, H.
    • ANDERSON, Brent, A.NOWAK, Edward, J.RANKIN, Jed, H.
    • H01L21/28247H01L21/76834H01L21/76897
    • The present invention relates generally to semiconductor devices and, more specifically, to damascene gates (100; Fig 1C) having protected shorting regions (60) and related methods for their manufacture. A first aspect of the invention provides a method of forming a damascene gate (100) with protected shorting regions (60), the method comprising: forming a damascene gate having: a gate dielectric atop a substrate (12); a gate conductor (40) atop the gate dielectric; a conductive liner laterally adjacent the gate conductor (30); a spacer between the conductive liner and the substrate (20); and a first dielectric atop the gate conductor (60); removing a portion of the conductive liner (30); and depositing a second dielectric (60) atop a remaining portion of the conductive liner (30), such that the second dielectric is laterally adjacent both the first dielectric and the gate.
    • 本发明一般涉及半导体器件,更具体地,涉及具有受保护的短路区域(60)的镶嵌栅极(100;图1C)及其制造的相关方法。 本发明的第一方面提供了一种形成具有受保护的短路区域(60)的镶嵌栅极(100)的方法,所述方法包括:形成镶嵌栅极,其具有在基板(12)的顶部的栅极电介质; 位于栅极电介质顶部的栅极导体(40); 横向邻近所述栅极导体(30)的导电衬垫; 导电衬垫和衬底(20)之间的间隔物; 和位于所述栅极导体(60)顶部的第一电介质; 去除所述导电衬套(30)的一部分; 以及在所述导电衬套(30)的剩余部分的顶部沉积第二电介质(60),使得所述第二电介质横向相邻于所述第一电介质和所述栅极。