会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Flip-flop circuit
    • 触发电路
    • US4678934A
    • 1987-07-07
    • US884629
    • 1986-07-11
    • Koichi MagomeHaruki TodaHiroyuki KoinumaHiroshi SaharaKiminobu SuzukiShigeo OhshimaKenji Komatsu
    • Koichi MagomeHaruki TodaHiroyuki KoinumaHiroshi SaharaKiminobu SuzukiShigeo OhshimaKenji Komatsu
    • G11C11/40G11C8/06H03K3/356H03K3/26G11C7/00H03K17/687H03K19/094
    • H03K3/356026G11C8/06
    • A flip-flop circuit has a power terminal set at 5 V, first and second output terminals, a latch section for charging one of the first and second terminals to 5 V and discharging the other one of the first and second terminals to 0 V in accordance with an input signal, a first MOS transistor having a current path connected between the power and first output terminals, a second MOS transistor for charging the gate of the first MOS transistor while the potential of the second output terminal is changed from 5 V to 0 V, and a capacitor for bootstrapping the gate potential of the first MOS transistor to turn on the first MOS transistor. The flip-flop circuit further includes a third MOS transistor, having a current path connected between the gate of the first MOS transistor and the first output terminal and a gate connected to the first output terminal, for charging the gate of the first MOS transistor when the gate potential of the first MOS transistor is dropped a predetermined level in comparison with that of the first output terminal.
    • 触发器电路具有设置在5V的电源端子,第一和第二输出端子,用于将第一和第二端子中的一个充电至5V并将第一和第二端子中的另一个放电至0V的锁存部分 根据输入信号,具有连接在电源和第一输出端子之间的电流路径的第一MOS晶体管,第二MOS晶体管,用于对第一MOS晶体管的栅极充电,同时第二输出端子的电位从5V变为 0V,以及用于自举第一MOS晶体管的栅极电位以使第一MOS晶体管导通的电容器。 触发器电路还包括第三MOS晶体管,其具有连接在第一MOS晶体管的栅极和第一输出端子之间的电流路径和连接到第一输出端子的栅极,用于对第一MOS晶体管的栅极充电, 与第一输出端子相比,第一MOS晶体管的栅极电位下降到预定水平。
    • 2. 发明授权
    • High potential hold circuit
    • 高电位保持电路
    • US4746824A
    • 1988-05-24
    • US921272
    • 1986-10-21
    • Koichi MagomeHiroyuki KoinumaHaruki Toda
    • Koichi MagomeHiroyuki KoinumaHaruki Toda
    • H03K19/094G11C5/14H03K5/02H03K17/06H03K17/687H03K19/003H03K19/096H03K5/13G11C27/02
    • H03K19/096H03K19/00315
    • This invention provides a high potential hold circuit comprising: a high potential node; a high potential hold enhancement mode MOS transistor for holding a potential of the high potential node by setting the high potential hold transistor in an non-conducting state after the node is charged, having one end connected to a first input signal and the other end connected to the high potential node; a discharge enhancement mode MOS transistor for discharging the potential of the high potential node, having one end connected to the ground potential, the other end connected to the high potential node and a gate connected to a second input signal; a field relaxation enhancement mode MOS transistor located between the high potential node and the high potential hold transistor; and charge-discharge means for charging and discharging a potential of a gate of the field relaxation transistor.
    • 本发明提供一种高电位保持电路,包括:高电位节点; 高电位保持增强模式MOS晶体管,用于通过在节点充电之后将高电位保持晶体管设置为不导通状态来保持高电位节点的电位,其一端连接到第一输入信号,另一端连接 到高电位节点; 放电增强模式MOS晶体管,用于对高电位节点的电位进行放电,其一端连接到地电位,另一端连接到高电位节点,栅极连接到第二输入信号; 位于高电位节点和高电位保持晶体管之间的场弛豫增强模式MOS晶体管; 以及用于对场弛豫晶体管的栅极的电位进行充电和放电的充放电装置。
    • 7. 发明授权
    • Semiconductor integrated circuit having a voltage booster and
precharging circuit
    • 具有升压器和预充电电路的半导体集成电路
    • US5623446A
    • 1997-04-22
    • US572380
    • 1995-12-14
    • Toshiki HisadaHiroyuki Koinuma
    • Toshiki HisadaHiroyuki Koinuma
    • G11C11/409G11C11/4074G11C11/4094G11C7/00
    • G11C11/4074G11C11/4094
    • A DRAM operable in a precharge cycle and an activation cycle, includes word lines, bit lines in which a first bit line and a second bit line are included, memory cells located between the first bit line and the second bit line, a first node and a second node through which data in the memory cell is transferred, a transfer gate to connect the first bit line to the first node and the second bit line to the second node, a sense amplifier located between the first node and the second node, an equalizer for equalizing the first node and the second node located between the first node and the second node, a voltage booster for boosting the control signal for the transfer gate and the equalizer. In the DRAM, the control signals for the transmisiion gate and the equalizer are set at V.sub.CC during the precharge cycle, and boosted above V.sub.CC in the activation cycle after the precharge cycle, and the control signal for the transfer gate is changed to V.sub.CC and the control signal for the equalizer is changed to the ground potential V.sub.SS in synchronization with a selection of the word line.
    • 可在预充电周期和激活周期中操作的DRAM包括字线,其中包括第一位线和第二位线的位线,位于第一位线和第二位线之间的存储器单元,第一节点和 传送存储器单元中的数据的第二节点,将第一位线连接到第一节点的传输门和到第二节点的第二位线;位于第一节点和第二节点之间的读出放大器, 均衡器,用于均衡第一节点和位于第一节点和第二节点之间的第二节点;升压器,用于升压传输门和均衡器的控制信号。 在DRAM中,在预充电周期期间,传输门和均衡器的控制信号被设置为VCC,并且在预充电周期之后在激活周期中升高到VCC以上,并且传输门的控制信号变为VCC,并且 与字线的选择同步,均衡器的控制信号变为接地电位VSS。
    • 10. 发明授权
    • Burst transfer memory
    • 突发传输记忆
    • US06925543B2
    • 2005-08-02
    • US10237028
    • 2002-09-09
    • Makoto TakahashiHiroyuki Koinuma
    • Makoto TakahashiHiroyuki Koinuma
    • G11C11/413G11C7/10G11C7/22G11C11/41G06F12/00
    • G11C7/22G11C7/1021G11C2207/2281
    • The present invention provides a burst transfer memory comprising a first memory having a cell array arranged in a matrix, a second memory which has a cell array arranged in a matrix and which performs a random access operation at a higher speed than the first memory, and an interface circuit which controls the first and second memories as one burst transfer memory, and wherein the interface circuit allocates addresses to the first and second memories as consecutive addresses, and the interface circuit substantially simultaneously starts the first random access to the first and second memories, accesses the second memory before a word line of the first memory is activated, and consecutively accesses a page of the first memory after the word line of the first memory has been activated.
    • 本发明提供了一种突发传输存储器,包括具有以矩阵形式排列的单元阵列的第一存储器,具有以矩阵形式布置的单元阵列并且以比第一存储器更高速度执行随机存取操作的第二存储器,以及 接口电路,其将第一和第二存储器控制为一个突发传送存储器,并且其中接口电路将地址分配给第一和第二存储器作为连续地址,并且接口电路基本上同时开始对第一和第二存储器的第一随机存取 在第一存储器的字线被激活之前访问第二存储器,并且在第一存储器的字线已经被激活之后连续地访问第一存储器的页面。