会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明专利
    • カラーセンサ
    • 颜色传感器
    • JP2015049228A
    • 2015-03-16
    • JP2013183296
    • 2013-09-04
    • シャープ株式会社Sharp Corp
    • AWAYA NOBUYOSHIISHIHARA KAZUYANAKANO TAKASHIKASHU KAZUHIROTAKIMOTO TAKAHIROUCHIDA MASAYO
    • G01J3/02G01J3/36G01J3/51G02B5/20
    • 【課題】表面プラズモン共鳴を利用する赤色光フィルタの透過率を確保しつつ、赤色光の強度に誤差が生じにくいカラーセンサを提供する。【解決手段】カラーセンサ(10)は、赤色光フィルタ(12R)と、赤色光受光素子(14R)と、赤外光フィルタ(12IR)と、赤外光受光素子(14IR)と、補正部(16A)とを備える。赤色光フィルタは、赤色光を透過する。赤色光受光素子は、赤色光フィルタが透過した赤色光を受光する。赤外光フィルタは、赤外光を透過する。赤外光受光素子は、赤外光フィルタが透過した赤外光を受光する。赤色光フィルタ及び赤外光フィルタは、それぞれ、表面プラズモン共鳴を利用するフィルタである。補正部は、赤色光フィルタ及び赤外光フィルタの透過特性を参照し、且つ、赤外光受光素子の出力を基にして、赤色光受光素子の出力を補正する。【選択図】図1
    • 要解决的问题:提供一种在确保使用表面等离子体共振的红光滤光片的透射率的同时难以引起红光强度误差的颜色传感器。解决方案:彩色传感器(10)包括:红光滤光器 12R); 红光接收元件(14R); 红外光滤光器(12IR); 红外光接收元件(14IR); 和校正部(16A)。 红光通过红光滤光片传输。 红光接收元件接收通过红光滤光器透射的红光。 红外光透过红外光滤光片。 红外光接收元件接收通过红外光滤光器透射的红外光。 红光滤光器和红外光滤光器分别被配置为使用表面等离子体共振的滤光器。 参照红光滤光器和红外光滤光器的透射特性,校正部根据红外光接收元件的输出校正红光接收元件的输出。
    • 3. 发明专利
    • Semiconductor storage device
    • 半导体存储设备
    • JP2014032724A
    • 2014-02-20
    • JP2012173091
    • 2012-08-03
    • Sharp Corpシャープ株式会社Elpida Memory Incエルピーダメモリ株式会社
    • ISHIHARA KAZUYATAMAI YUKIONAKANO TAKASHISEKO AKIYOSHI
    • G11C13/00
    • G11C13/0021G11C13/0007G11C13/0069G11C2213/79
    • PROBLEM TO BE SOLVED: To provide a semiconductor storage device capable of performing efficient rewriting with low voltage and low current operation by including a variable resistive element.SOLUTION: The semiconductor storage device has a memory cell array configured by arranging a plurality of memory cells obtained by connecting variable resistive element and a selection transistor in series in the shape of a matrix. A set operation (low resistance operation of variable resistive element) of a memory cell is performed by applying a set voltage pulse, taking a time longer than in a reset operation (high resistance operation of variable resistive element) while the selection transistor limits current flowing during the set operation to predetermined low current, and is performed by simultaneously applying the set voltage pulse to the plurality of memory cells.
    • 要解决的问题:提供一种能够通过包括可变电阻元件来进行低电压和低电流操作的高效重写的半导体存储装置。解决方案:半导体存储装置具有存储单元阵列,该存储单元阵列通过布置获得的多个存储单元 通过将可变电阻元件和选择晶体管串联连接成矩阵形状。 存储单元的设定操作(可变电阻元件的低电阻操作)通过施加设定电压脉冲来执行,该设定电压脉冲比复位操作时间长(可变电阻元件的高电阻操作),而选择晶体管限制电流流动 在设定操作期间到预定的低电流,并且通过同时向多个存储单元施加设定电压脉冲来执行。
    • 4. 发明专利
    • Variable resistive element and nonvolatile semiconductor memory device
    • 可变电阻元件和非易失性半导体存储器件
    • JP2012079930A
    • 2012-04-19
    • JP2010223949
    • 2010-10-01
    • Sharp Corpシャープ株式会社
    • TAMAI YUKIOISHIHARA KAZUYAAWAYA NOBUYOSHI
    • H01L27/105H01L45/00H01L49/00
    • PROBLEM TO BE SOLVED: To provide a variable resistive element capable of relaxing a restriction on an electrode material and easily being produced, and a nonvolatile semiconductor memory device having the variable resistive element.SOLUTION: A variable resistive element 2 is configured such that a resistance change layer 13 and a low resistance layer 14 contacting with a second electrode are held between a first electrode 12a and the second electrode 14. The low resistance layer 14 is an oxide film of a metal element same as a metal oxide film forming the resistance change layer 13, and is resistance-lowering processed such that its resistive value becomes lower than that of the resistance change layer. The low resistive layer 14, for example, is formed by doping impurities into the metal oxide film and by increasing a carrier concentration. Alternatively in the case where the low resistive layer 14 is an n-type metal oxide, the low resistive layer 14 is formed by increasing an oxygen deficiency concentration in the metal oxide film than that of the resistance change layer 13.
    • 要解决的问题:提供一种能够缓和对电极材料的限制并易于制造的可变电阻元件,以及具有可变电阻元件的非易失性半导体存储器件。 解决方案:可变电阻元件2被配置为使得与第二电极接触的电阻变化层13和低电阻层14保持在第一电极12a和第二电极14之间。低电阻层14是 与形成电阻变化层13的金属氧化物膜相同的金属元素的氧化膜,进行电阻降低处理,使其电阻值变得比电阻变化层的电阻值低。 例如,低电阻层14通过将杂质掺杂到金属氧化物膜中并通过增加载流子浓度而形成。 或者,在低电阻层14是n型金属氧化物的情况下,通过增加金属氧化物膜中的缺氧浓度比电阻变化层13的氧缺乏浓度形成低电阻层14.版权所有: (C)2012,JPO&INPIT
    • 5. 发明专利
    • Semiconductor memory
    • 半导体存储器
    • JP2012069220A
    • 2012-04-05
    • JP2010213984
    • 2010-09-24
    • Sharp Corpシャープ株式会社
    • NAGURA MITSURUISHIHARA KAZUYAYAMAZAKI NOBUOKAWABATA MASARU
    • G11C13/00
    • G11C13/0007G11C13/0064G11C13/0069G11C2213/32G11C2213/79
    • PROBLEM TO BE SOLVED: To provide a semiconductor memory including variable resistive elements which can stably and highly controllably perform writing under an intended electric resistance state in a writing operation by a random access.SOLUTION: Despite a resistive state of a variable resistive element of a memory cell to be rewritten (an erasing and writing operation), an erasing voltage pulse for making the resistive state of the variable resistive element a lowest erasure state is applied thereto. Later, a writing voltage pulse for making the resistive state of the variable resistive element an intended writing state is applied to a variable resistive element of the memory cell to be written. The writing voltage pulse is thus applied constantly after the application of the erasing voltage pulse, so as to avoid the continuous application of a plurality of writing voltage pulses.
    • 要解决的问题:提供一种包括可变电阻元件的半导体存储器,其可以通过随机存取在写入操作中在期望的电阻状态下稳定且高度可控地执行写入。 解决方案:尽管要重写的存储器单元的可变电阻元件的电阻状态(擦除和写入操作),但是为了使可变电阻元件的电阻状态为最低擦除状态的擦除电压脉冲被施加到其上 。 之后,将用于使可变电阻元件的电阻状态成为预定写入状态的写入电压脉冲施加到要写入的存储单元的可变电阻元件。 在施加擦除电压脉冲之后,写入电压脉冲被不断地施加,以避免连续施加多个写入电压脉冲。 版权所有(C)2012,JPO&INPIT
    • 8. 发明专利
    • Variable resistance element and its manufacturing method, and semiconductor memory device provided therewith
    • 可变电阻元件及其制造方法及其提供的半导体存储器件
    • JP2007180202A
    • 2007-07-12
    • JP2005375852
    • 2005-12-27
    • Sharp Corpシャープ株式会社
    • ISHIHARA KAZUYAHOSOI YASUNARIKOBAYASHI SHINJI
    • H01L27/10G11C13/00
    • H01L27/101H01L27/2436H01L45/08H01L45/1233H01L45/145H01L45/146H01L45/1625H01L45/1633Y10T29/49082
    • PROBLEM TO BE SOLVED: To provide a variable resistance element having good resistance value maintenance behavior as well as capable of stable resistance switching operation. SOLUTION: The variable resistance element comprises a variable resistor 2 in a region sandwiched by an upper electrode 1 and a lower electrode 3. The variable resistor 2 consists of titanium oxide or acid titanium oxynitride of 30 nm or less of diameter of a crystal grain. When depositing the variable resistor 2 particularly, an anatase type crystal of 30 nm or less of diameter of a crystal grain is formed by maintaining the condition of substrate temperature in the range of 150-500°C. In a resistive element such as the variable resistor 2 with this composition, when applying a voltage pulse, the resistance value varies according to the change of the crystal state of the variable resistor. Therefore, a forming process is unnecessary so that the resistance switching operation can be stabilized, and also there is little resistance change even if the switching operations are repeated a many times. Furthermore, it has an excellent effect that the resistance value change is small even if it is kept under high temperature for a long period of time. COPYRIGHT: (C)2007,JPO&INPIT
    • 要解决的问题:提供具有良好的电阻值维护行为以及能够稳定的电阻切换操作的可变电阻元件。 解决方案:可变电阻元件包括由上电极1和下电极3夹在的区域中的可变电阻器2.可变电阻器2由直径为30nm或更小的氧化钛或氮氧化钛组成 晶粒。 当特别地沉积可变电阻器2时,通过将衬底温度的条件保持在150-500℃的范围内,形成晶粒直径为30nm以下的锐钛矿型晶体。 在具有该组成的诸如可变电阻器2的电阻元件中,当施加电压脉冲时,电阻值根据可变电阻器的晶体状态的变化而变化。 因此,不需要形成处理,使得电阻切换操作能够稳定,并且即使重复多次开关操作,电阻变化也很小。 此外,即使长期保持在高温下,电阻值的变化也很小。 版权所有(C)2007,JPO&INPIT
    • 10. 发明专利
    • Non-volatile semiconductor storage device
    • 非挥发性半导体存储器件
    • JP2012243338A
    • 2012-12-10
    • JP2011110611
    • 2011-05-17
    • Sharp Corpシャープ株式会社
    • ISHIHARA KAZUYATABUCHI YOSHIAKI
    • G11C29/42G11C13/00
    • G11C29/52G06F11/1048G11C13/0002G11C13/004G11C13/0061G11C13/0069G11C2029/0411
    • PROBLEM TO BE SOLVED: To provide a non-volatile semiconductor storage device capable of reducing processing time by optimizing the execution timing of error detection correction processes.SOLUTION: A memory cell array includes a variable resistive element that stores information by using the electrical resistance state of a variable resistor. If the memory cell array receives a write command, an input and output buffer outputs write data to a writing control unit 8 and an ECC control unit 6. The writing control unit 8 divides the write data into a predetermined number of separate data pieces and performs a data write process in which the separate data pieces are written in data banks BD1 to BDx, respectively. Concurrently with the write data process, the ECC control unit 6 performs an error correction code generation process against the write data or each of the separate data pieces to generate a first error correction code. The writing control unit 8 performs a code write process in which first inspection data is written in an ECC bank BE.
    • 要解决的问题:提供一种通过优化错误检测校正处理的执行定时来减少处理时间的非易失性半导体存储装置。 解决方案:存储单元阵列包括通过使用可变电阻器的电阻状态来存储信息的可变电阻元件。 如果存储单元阵列接收到写入命令,则输入和输出缓冲器将写入数据输出到写入控制单元8和ECC控制单元6.写入控制单元8将写入数据分成预定数量的单独的数据,并执行 数据写入处理,其中分别的数据段分别写入数据库BD1至BDx。 与写数据处理同时,ECC控制单元6针对写入数据或每个单独数据片执行纠错码生成处理,以产生第一纠错码。 写入控制单元8执行代码写入处理,其中第一检查数据被写入ECC Bank BE。 版权所有(C)2013,JPO&INPIT