会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明专利
    • Information processor and neural network circuit using the same
    • 信息处理器和使用相同的神经网络电路
    • JP2010146514A
    • 2010-07-01
    • JP2008326313
    • 2008-12-22
    • Takashi MorieSharp Corpシャープ株式会社隆 森江
    • ONISHI SHIGEOMORIE TAKASHI
    • G06G7/60G06N3/063
    • G11C11/54G06N3/063G11C13/0002
    • PROBLEM TO BE SOLVED: To provide an information processor storing synapse bond strength as an analog quantity without increasing an occupied area on an LSI chip by indicating the synapse bond strength using a resistance value of a resistance variable memory element. SOLUTION: The information processor 100 includes at least one synapse circuit 102. The synapse circuit 102 has the resistance variable memory element 24 reversibly varied by the application of voltage pulses, and an STDP (spike-timing dependent synaptic plasticity) section 25 carrying out operation using a function that indicates a preset nonlinear voltage waveform according to a lag of input timing between two spike pulses input at different timing. The STDP section 25 carries out operation to the lag of the input timing when the two spike pulses are input, and sets a voltage pulse applied to the resistance variable memory element 24 based on the operation result. COPYRIGHT: (C)2010,JPO&INPIT
    • 要解决的问题:通过使用电阻可变存储元件的电阻值指示突触结合强度,提供将突触结合强度作为模拟量存储的信息处理器,而不增加LSI芯片上的占用面积。 解决方案:信息处理器100包括至少一个突触电路102.突触电路102具有通过施加电压脉冲而可逆地变化的电阻可变存储元件24,以及STDP(尖峰定时依赖性突触可塑性)部分25 根据在不同定时输入的两个尖峰脉冲之间的输入定时的滞后,使用表示预设非线性电压波形的功能进行操作。 当输入两个尖峰脉冲时,STDP部25进行输入定时的滞后运算,根据运算结果设定施加到电阻变量存储元件24的电压脉冲。 版权所有(C)2010,JPO&INPIT
    • 4. 发明专利
    • Nonvolatile semiconductor memory device
    • 非易失性半导体存储器件
    • JP2008146711A
    • 2008-06-26
    • JP2006330045
    • 2006-12-06
    • Sharp Corpシャープ株式会社
    • INOUE TAKESHIHOSOI YASUNARIONISHI SHIGEOAWAYA NOBUYOSHI
    • G11C13/00
    • G11C13/0007G11C13/0026G11C13/0038G11C13/0069G11C2013/009G11C2213/15G11C2213/32G11C2213/34G11C2213/72G11C2213/77G11C2213/79H01L27/101H01L27/1021H01L27/2409H01L27/2436H01L45/04H01L45/1233H01L45/145H01L45/146H01L45/1633
    • PROBLEM TO BE SOLVED: To provide a nonvolatile semiconductor memory device which can execute individually and simultaneously re-writing operation in which resistance variation is different for a plurality of memory cells provided with a variable resistance element of which the resistance property is varied by applying voltage. SOLUTION: The nonvolatile semiconductor memory device is provided with a load resistance property variable circuit 14 constituted so that either of two load resistance properties can be selected individually in accordance with difference of first re-writing operation transiting the resistance property of the variable resistance element to be re-written from a low resistance state to a high resistance state and second re-writing operation transiting it from a high resistance state to a low resistance state for each of bit lines BL0 to 3 connected commonly to the memory cells of the same column, and a re-writing voltage pulse applying circuit 13a applying a first voltage pulse to be applied in the first re-writing operation and a second voltage pulse to be applied in the second re-writing operation to the memory cell to be re-written through load resistance property variable circuit 14 and the bit lines BL0 to 3. COPYRIGHT: (C)2008,JPO&INPIT
    • 解决的问题:提供一种非易失性半导体存储器件,其可以对设置有电阻特性变化的可变电阻元件的多个存储单元单独地并且同时重写电阻变化不同的重写操作 通过施加电压。 解决方案:非易失性半导体存储器件设置有负载电阻特性可变电路14,该负载电阻属性可变电路14构成为可以根据经过变量的电阻特性的第一重写操作的差分别选择两种负载电阻特性中的任一种 电阻元件从低电阻状态重写到高电阻状态,并且第二重写操作将其从高电阻状态转移到低电阻状态,用于与每个连接到存储器单元的存储器单元的位线BL0至3 相同的列,以及施加在第一重写操作中施加的第一电压脉冲的再写入电压脉冲施加电路13a和将要在第二重写操作中施加的第二电压脉冲作为存储单元 通过负载电阻特性可变电路14和位线BL0〜3重新写入。版权所有(C)2008,JPO&INPIT
    • 5. 发明专利
    • Method of forming element isolating region
    • 形成元素分离区域的方法
    • JPH11274287A
    • 1999-10-08
    • JP7531598
    • 1998-03-24
    • Sharp Corpシャープ株式会社
    • DOI TSUKASAONISHI SHIGEOIGUCHI KATSUJINIIMURA NAOYUKI
    • H01L21/76H01L21/762
    • H01L21/76224
    • PROBLEM TO BE SOLVED: To obtain a good burying characteristic up to fine element isolating regions without having the ground dependence, by burying an insulation film in trenches in the condition of forming the trenches utilizing ozone-TEOS reaction.
      SOLUTION: A pad oxide film 2 and Si nitride film 3 are formed on a semiconductor substrate 1, trenches are formed into the semiconductor substrate 1 by anisotropically etching them. A first oxide film 4 is buried on the inner surfaces of the trenches, and a second oxide film 5 is buried in the trenches with the surface above the semiconductor substrate 1 surface. By heat treatment, the mass of the ozone-TEOS film 4 is compacted, and the surface of the second oxide film 5 is planarized and thermally oxidized to form a re-oxide film 6 below the second oxide film 5, and the pad oxide film 2 and Si nitride film 3 are removed to form element isolating regions.
      COPYRIGHT: (C)1999,JPO
    • 要解决的问题:通过在形成使用臭氧-TEOS反应形成沟槽的条件下,通过在沟槽中埋入绝缘膜,获得良好的掩埋特性,直到细小的元件隔离区域而不具有地面依赖性。 解决方案:在半导体衬底1上形成衬垫氧化膜2和氮化硅膜3,通过各向异性蚀刻沟槽,形成半导体衬底1中的沟槽。 第一氧化物膜4被埋在沟槽的内表面上,并且第二氧化膜5被埋在具有半导体衬底1表面上方的表面的沟槽中。 通过热处理,臭氧-TEOS膜4的质量被压实,并且第二氧化物膜5的表面被平坦化并热氧化,以在第二氧化膜5下方形成再氧化膜6,并且衬垫氧化膜 2和氮化硅膜3被去除以形成元件隔离区域。
    • 8. 发明专利
    • Process for fabricating semiconductor memory device
    • 制造半导体存储器件的方法
    • JP2006196516A
    • 2006-07-27
    • JP2005003799
    • 2005-01-11
    • Sharp Corpシャープ株式会社
    • NIIMURA NAOYUKIONISHI SHIGEOONISHI TETSUYAYAMAZAKI NOBUOSHIBUYA TAKAHIRONAKANO TAKASHITAJIRI MASAYUKI
    • H01L27/105H01L21/8246H01L27/10
    • H01L45/1675H01L27/2463H01L45/04H01L45/1233H01L45/147H01L45/1641
    • PROBLEM TO BE SOLVED: To provide a process for fabricating a semiconductor memory device of cross point structure having homogeneous crystallinity as a storage material for storing data.
      SOLUTION: The process for fabricating a semiconductor memory device provided with a plurality of upper electrode interconnect lines T extending in the same direction and a plurality of lower electrode interconnect lines B extending in the direction intersecting the extending direction of the upper electrode interconnect lines T perpendicularly, and having a cross point structure obtained by forming a storage material for storing data between the upper electrode interconnect lines T and the lower electrode interconnect lines B comprises a step for forming a plurality of lower electrode interconnect lines B by smoothing the plurality of lower electrode interconnect lines B and an insulating film deposited on the opposite sides thereof to have a uniform flush plane, a step for depositing a storage material film becoming the storage material on the plurality of lower electrode interconnect lines B, and a step for performing annealing by heat treatment between the lower electrode interconnect line forming step and the storage material film depositing step and recovering damage due to polishing on the surface of the lower electrode interconnect line B.
      COPYRIGHT: (C)2006,JPO&NCIPI
    • 要解决的问题:提供一种制造具有均匀结晶度的交叉点结构的半导体存储器件作为用于存储数据的存储材料的工艺。 解决方案:制造半导体存储器件的方法,该半导体存储器件具有沿相同方向延伸的多个上电极互连线T和沿与上电极互连的延伸方向相交的方向延伸的多个下电极互连线B 具有通过形成用于在上部电极布线T和下部电极布线B之间存储数据的存储材料而获得的交叉点结构的线T包括通过平滑多个下部电极布线B而形成多个下部电极布线B的步骤 的下电极布线B和沉积在其相对侧上的绝缘膜以具有均匀的齐平面;用于在多个下电极布线B上沉积成为存储材料的存储材料膜的步骤,以及用于执行 在下电极interco之间进行热处理退火 连接线形成步骤和存储材料膜沉积步骤,并且在下电极互连线B的表面上恢复由于抛光引起的损伤。版权所有(C)2006,JPO和NCIPI