会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • THRESHOLD VOLTAGE ADJUSTMENT FOR A SELECT GATE TRANSISTOR IN A STACKED NON-VOLATILE MEMORY DEVICE
    • 堆叠非易失性存储器件中的选择栅极晶体管的阈值电压调整
    • WO2013180893A1
    • 2013-12-05
    • PCT/US2013/039505
    • 2013-05-03
    • SANDISK TECHNOLOGIES, INC.LI, HaiboCOSTA, XiyingHIGASHITANI, MasaakiMUI, Man, L.
    • LI, HaiboCOSTA, XiyingHIGASHITANI, MasaakiMUI, Man, L.
    • G11C29/02G11C16/04
    • G11C16/0483G11C29/025G11C29/028
    • In a 3D stacked non-volatile memory device, the threshold voltages are evaluated and adjusted for select gate, drain (SGD) transistors at drain ends of strings of series-connected memory cells. To optimize and tighten the threshold voltage distribution, the SGD transistors are read at lower and upper levels of an acceptable range. SGD transistors having a low threshold voltage are subject to programming, and SGD transistors having a high threshold voltage are subject to erasing, to bring the threshold voltage into the acceptable range. The evaluation and adjustment can be repeated such as after a specified number of program-erase cycles of an associated sub-block. The condition for repeating the evaluation and adjustment can be customized for different groups of SGD transistors. Aspects include programming SGD transistors with verify and inhibit, erasing SGD transistors with verify and inhibit, and both of the above.
    • 在3D堆叠的非易失性存储器件中,对串联存储器单元串的漏极端的选择栅极,漏极(SGD)晶体管评估和调整阈值电压。 为了优化和紧固阈值电压分布,SGD晶体管在可接受范围的较低和较高电平下读取。 具有低阈值电压的SGD晶体管进行编程,并且具有高阈值电压的SGD晶体管将被擦除,以使阈值电压达到可接受的范围。 可以重复评估和调整,例如在相关子块的指定数量的编程擦除周期之后。 重复评估和调整的条件可以针对不同的SGD晶体管组进行定制。 方面包括通过验证和抑制来编程SGD晶体管,擦除具有验证和抑制的SGD晶体管,以及上述两者。
    • 4. 发明申请
    • ERASE INHIBIT FOR 3D NON-VOLATILE MEMORY
    • 消除三维非易失性存储器的禁止
    • WO2013095832A1
    • 2013-06-27
    • PCT/US2012/065740
    • 2012-11-19
    • SANDISK TECHNOLOGIES, INC.LI, HaiboCOSTA, Xiying
    • LI, HaiboCOSTA, Xiying
    • G11C16/16G11C16/04G11C16/34
    • G11C16/04G11C16/0483G11C16/16G11C16/3418G11C16/344
    • An erase process for a 3D stacked memory device performs a two-sided erase of NAND strings until one of more of the NAND strings passes an erase-verify test (518), then a one-sided erase of the remaining NAND strings is performed (526). The two-sided erase charges up the body of a NAND string from the source-side and drain-side ends (510), while the one-sided erase charges up the body of the NAND string from the drain-side end. The NAND strings associated with one bit line form a set. The switch to the one-sided erase can occur when the set meets a set erase-verify condition (518), such as one, all, or some specified portion of the NAND strings of the set passing the erase-verify test. The erase operation can end when no more than a specified number of NAND strings have not met the erase-verify test (516, 520). As a result, erase degradation of the memory cells is reduced.
    • 用于3D堆叠存储器件的擦除处理执行NAND串的双面擦除,直到多个NAND串中的一个通过擦除验证测试(518),然后执行剩余NAND串的单面擦除( 526)。 双面擦除从源极侧和漏极端(510)向NAND串的主体充电,而单面擦除从漏极侧端部充电NAND串的本体。 与一个位线相关联的NAND串形成一组。 当设置满足设置的擦除验证条件(518)时,可能会切换到单面擦除,例如通过擦除验证测试的组的NAND串的一个,全部或某些指定部分。 当不超过指定数量的NAND串未达到擦除验证测试(516,520)时,擦除操作可以结束。 结果,存储单元的擦除劣化降低。
    • 5. 发明申请
    • ERASE OPERATION WITH CONTROLLED SELECT GATE VOLTAGE FOR 3D NON-VOLATILE MEMORY
    • 用于3D非易失性存储器的控制选择栅极电压的擦除操作
    • WO2013095831A1
    • 2013-06-27
    • PCT/US2012/065739
    • 2012-11-19
    • SANDISK TECHNOLOGIES, INC.LI, HaiboCOSTA, XiyingZHANG, Chenfeng
    • LI, HaiboCOSTA, XiyingZHANG, Chenfeng
    • G11C16/04G11C16/16G11C16/34
    • G11C16/16G11C16/0483G11C16/344
    • An erase process for a 3D stacked memory device controls a drain-side select gate (SGD) and a source-side select gate (SGS) of a NAND string. In one approach, SGD and SGS are driven to provide a predictable drain-to-gate voltage across the select gates while an erase voltage is applied to a bit line or source line (504, 506, 508). A more consistent gate-induced drain leakage (GIDL) at the select gates can be generated to charge up the body of the NAND string. Further, the select gate voltage can be stepped up with the erase voltage (506) to avoid an excessive drain-to-gate voltage across the select gates which causes degradation. The step up in the select gate voltage can begin with the first erase-verify iteration (512) of an erase operation, or at a predetermined or adaptively determined erase-verify iteration (516), such as based on a number of program-erase cycles.
    • 用于3D堆叠存储器件的擦除处理控制NAND串的漏极侧选择栅极(SGD)和源极选择栅极(SGS)。 在一种方法中,驱动SGD和SGS以在选择栅极上提供可预测的漏极到栅极电压,同时将擦除电压施加到位线或源极线(504,506,508)。 可以产生在选择栅极处更一致的栅极引起的漏极漏极(GIDL),以对NAND串的体进行充电。 此外,可以利用擦除电压(506)来升高选择栅极电压,以避免导致退化的选择栅极两端的漏极 - 栅极电压过大。 选择栅极电压的升高可以从擦除操作的第一擦除验证迭代(512)开始,或者以预定或自适应确定的擦除验证迭代(516)开始,诸如基于编程擦除的次数 周期。
    • 6. 发明申请
    • 3D STACKED NON-VOLATILE STORAGE PROGRAMMING TO CONDUCTIVE STATE
    • 3D堆叠非易失性存储编程到导电状态
    • WO2014074408A2
    • 2014-05-15
    • PCT/US2013/068041
    • 2013-11-01
    • SANDISK TECHNOLOGIES, INC.MIHNEA, AndreiCOSTA, XiyingZHANG, Yanli
    • MIHNEA, AndreiCOSTA, XiyingZHANG, Yanli
    • G11C11/56G11C16/10H01L27/115
    • G11C11/5671G11C16/0483G11C16/10H01L27/1157H01L27/11582
    • Programming NAND strings in a 3D stacked storage device to a conductive state is disclosed. Storage elements may be erased by raising their Vt and programmed by lowering their Vt. Programming may include applying a series of increasing voltages to selected bit lines until the selected memory cell is programmed. Unselected bit lines may be held at about ground, or close to ground. The selected word line may be grounded, or be held close to ground. Unselected word lines between the selected word line and the bit line may receive about the selected bit line voltage. Unselected word lines between the source line and the selected word line may receive about half the selected bit line voltage. Programming may be achieved without boosting channels of unselected NAND strings to inhibit them from programming. Therefore, program disturb associated with leakage of boosted channel potential may be avoided.
    • 公开了将3D堆叠存储设备中的NAND串编程为导通状态。 存储元件可以通过升高Vt并通过降低Vt进行编程而被擦除。编程可能包括对选定的位线施加一系列增加的电压,直到选定的存储单元被编程为止。 未选择的位线可以保持在大约地面或靠近地面。 所选择的字线可以接地,或者靠近地面。 所选择的字线和位线之间的未被选择的字线可以接收所选位线电压。 源极线和所选字线之间的未选字线可以接收大约一半的选定位线电压。 可以在不增加未选择的NAND串的通道以阻止它们编程的情况下实现编程。 因此,可以避免与提升的通道电位的泄漏相关的程序干扰。