会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Trench isolation structure, semiconductor device having the same, and trench isolation method
    • 沟槽隔离结构,具有相同的半导体器件,以及沟槽隔离方法
    • US06331469B1
    • 2001-12-18
    • US09684822
    • 2000-10-10
    • Tai-su ParkMoon-han ParkKyung-won ParkHan-sin Lee
    • Tai-su ParkMoon-han ParkKyung-won ParkHan-sin Lee
    • H01L2176
    • H01L21/76235
    • A trench isolation structure which prevents a hump phenomenon and an inverse narrow width effect of transistors by rounding the top edges of a trench and increasing the amount of oxidation at the top edges of a trench, a semiconductor device having the trench isolation structure, and a trench isolation method are provided. In this trench isolation method, a trench is formed in non-active regions of a semiconductor substrate. An inner wall oxide film having a thickness of 10 to 150 Å is formed on the inner wall of the trench. A liner is formed on the surface of the inner wall oxide film. The trench is filled with a dielectric film. Part of the liner is etched so that the top ends of the silicon nitride liner are recessed from the surface of the semiconductor substrate.
    • 一种沟槽隔离结构,其通过对沟槽的顶部边缘进行舍入并增加在沟槽的顶部边缘处的氧化量,具有沟槽隔离结构的半导体器件和防止沟槽隔离结构的半导体器件,从而防止晶体管的隆起现象和反向窄宽度效应 提供沟槽隔离方法。 在这种沟槽隔离方法中,在半导体衬底的非有源区中形成沟槽。 在沟槽的内壁上形成厚度为10至150埃的内壁氧化膜。 在内壁氧化膜的表面上形成衬垫。 沟槽填充有电介质膜。 蚀刻衬垫的一部分,使得氮化硅衬垫的顶端从半导体衬底的表面凹陷。
    • 5. 发明授权
    • Semiconductor device having a Y-shaped isolation layer and simplified method for manufacturing the Y-shaped isolation layer to prevent divot formation
    • 具有Y形隔离层的半导体器件和用于制造Y形隔离层的简化方法以防止形成树脂
    • US06627514B1
    • 2003-09-30
    • US09710225
    • 2000-11-10
    • Tai-su ParkKyung-won ParkSung-jin Kim
    • Tai-su ParkKyung-won ParkSung-jin Kim
    • H01L2176
    • H01L21/76232
    • A semiconductor device having a Y-shaped isolation layer and a method for manufacturing the same are provided. The semiconductor device includes a Y-shaped isolation layer, which comprises side walls characterized by first and second slopes on the sides of the isolation layer. The method for manufacturing the isolation layer includes the step of forming a trench in a semiconductor substrate using a photoresist pattern as an etching mask. Next, a thermal oxide film is formed on the surface of the semiconductor substrate, and then a thin nitride liner is formed on the thermal oxide film. The nitride liner prevents oxidation of the side wall of the trench and also acts as a planarization stop layer. Thereafter, a gap-filling isolation layer is formed to fill the trench such that the nitride liner is separated or thinner at the upper corners of the trench. Next, the gap-filling isolation layer is planarized using the nitride liner as a planarization stop layer. The nitride liner used as the planarization stop layer is removed. According to the present invention, formation of a divot at the boundary between an isolation region and an active region can be prevented.
    • 提供了具有Y形隔离层的半导体器件及其制造方法。 该半导体器件包括Y形隔离层,其包括以隔离层侧面上的第一和第二斜面为特征的侧壁。 用于制造隔离层的方法包括使用光致抗蚀剂图案作为蚀刻掩模在半导体衬底中形成沟槽的步骤。 接下来,在半导体衬底的表面上形成热氧化膜,然后在热氧化膜上形成薄氮化物衬垫。 氮化物衬垫防止沟槽的侧壁的氧化并且还用作平坦化停止层。 此后,形成间隙填充隔离层以填充沟槽,使得氮化物衬垫在沟槽的上角分离或更薄。 接下来,使用氮化物衬垫作为平坦化停止层来平坦化间隙填充隔离层。 用作平坦化停止层的氮化物衬垫被去除。 根据本发明,可以防止在隔离区域和有源区域之间的边界处形成边界。
    • 6. 发明授权
    • Trench isolation regions having trench liners with recessed ends
    • 具有凹槽端的沟槽衬套的沟槽隔离区
    • US06465866B2
    • 2002-10-15
    • US09911096
    • 2001-07-23
    • Tai-su ParkMoon-han ParkKyung-won ParkHan-sin Lee
    • Tai-su ParkMoon-han ParkKyung-won ParkHan-sin Lee
    • H01L2176
    • H01L21/76235
    • A trench isolation structure which prevents a hump phenomenon and an inverse narrow width effect of transistors by rounding the top edges of a trench and increasing the amount of oxidation at the top edges of a trench, a semiconductor device having the trench isolation structure, and a trench isolation method are provided. In this trench isolation method, a trench is formed in non-active regions of a semiconductor substrate. An inner wall oxide film having a thickness of 10 to 150 Å is formed on the inner wall of the trench. A liner is formed on the surface of the inner wall oxide film. The trench is filled with a dielectric film. Part of the liner is etched so that the top ends of the silicon nitride liner are recessed from the surface of the semiconductor substrate.
    • 一种沟槽隔离结构,其通过对沟槽的顶部边缘进行舍入并增加在沟槽的顶部边缘处的氧化量,具有沟槽隔离结构的半导体器件和防止沟槽隔离结构的半导体器件,从而防止晶体管的隆起现象和反向窄宽度效应 提供沟槽隔离方法。 在这种沟槽隔离方法中,在半导体衬底的非有源区中形成沟槽。 在沟槽的内壁上形成厚度为10至150埃的内壁氧化膜。 在内壁氧化膜的表面上形成衬垫。 沟槽填充有电介质膜。 蚀刻衬垫的一部分,使得氮化硅衬垫的顶端从半导体衬底的表面凹陷。
    • 9. 发明授权
    • Methods of manufacturing semiconductor devices
    • 制造半导体器件的方法
    • US07785985B2
    • 2010-08-31
    • US12133772
    • 2008-06-05
    • Dong-woon ShinTai-su ParkSi-young ChoiSoo-jin HongMi-jin Kim
    • Dong-woon ShinTai-su ParkSi-young ChoiSoo-jin HongMi-jin Kim
    • H01L21/76
    • H01L21/823481H01L21/76229H01L21/823456H01L27/0921H01L27/105
    • Methods of manufacturing a semiconductor device, which can reduce hot electron induced punchthrough (HEIP) and/or improve the operating characteristics of the device include selectively forming an oxynitride layer in a device isolation layer according to the characteristics of transistors isolated by the device isolation layer. The methods include forming first trenches and second trenches on a substrate, forming an oxide layer on the surfaces of the first trenches and the second trenches, selectively forming an oxynitride layer on the second trenches by using plasma ion immersion implantation (PIII), and forming a buried insulating layer in the first trenches and the second trenches. The buried insulating layer may be planarized to form a first device isolation layer in the first trenches and a second device isolation layer in the second trenches.
    • 可以减少热电子穿透(HEIP)和/或改善器件的工作特性的半导体器件的制造方法包括根据器件隔离层隔离的晶体管的特性选择性地在器件隔离层中形成氧氮化物层 。 所述方法包括在衬底上形成第一沟槽和第二沟槽,在第一沟槽和第二沟槽的表面上形成氧化物层,通过使用等离子体离子浸没注入(PIII)在第二沟槽上选择性地形成氧氮化物层,并形成 在第一沟槽和第二沟槽中的掩埋绝缘层。 掩埋绝缘层可以被平坦化以在第一沟槽中形成第一器件隔离层,在第二沟槽中形成第二器件隔离层。