会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Semiconductor device and method for driving the same
    • 半导体装置及其驱动方法
    • US08824194B2
    • 2014-09-02
    • US13472741
    • 2012-05-16
    • Hidetomo KobayashiYutaka ShionoiriTatsuji Nishijima
    • Hidetomo KobayashiYutaka ShionoiriTatsuji Nishijima
    • G11C11/24
    • H01L27/1225G06F9/3804G06F9/3814G11C11/404H01L21/02554H01L21/02565H01L21/02631H01L27/1156H01L27/1255
    • In a semiconductor device performing pipeline processing with the use of a reading portion reading an instruction and an arithmetic portion performing an operation in accordance with the instruction, the instruction held in the reading portion is transmitted from the flip-flop to the memory when branch prediction turns out to be wrong. Note that the arithmetic portion controls transmission and reception of the instruction between the flip-flop and the memory which are included in the reading portion. This enables elimination of redundant operations in the reading portion in the case where an instruction read by the reading portion after the branch prediction turns out to be wrong is a subroutine, or the like. That is, the instruction held in the memory is transmitted back to the flip-flop without rereading of the same instruction by the reading portion, whereby the instruction can be output to the arithmetic portion.
    • 在利用读取指令的读取部分执行流水线处理的半导体器件和执行根据该指令的操作的算术部分中,当分支预测时,保持在读取部分中的指令从触发器发送到存储器 原来是错的。 注意,算术部分控制包括在读取部分中的触发器和存储器之间的指令的发送和接收。 在分支预测结果为错误的读取部读出的指示是子程序等的情况下,能够消除读取部中的冗余动作。 也就是说,保持在存储器中的指令被发送回到触发器,而不用读取部分重新读取相同的指令,从而可以将该指令输出到算术部分。
    • 5. 发明授权
    • Logic circuit and semiconductor device
    • 逻辑电路和半导体器件
    • US08207756B2
    • 2012-06-26
    • US12912397
    • 2010-10-26
    • Yutaka ShionoiriHidetomo Kobayashi
    • Yutaka ShionoiriHidetomo Kobayashi
    • H03K19/096
    • H01L29/7869H01L27/088H01L27/1225H03K3/0375H03K19/0016H03K19/096
    • In a logic circuit where clock gating is performed, the standby power is reduced or malfunction is suppressed. The logic circuit includes a transistor which is in an off state where a potential difference exists between a source terminal and a drain terminal over a period during which a clock signal is not supplied. A channel formation region of the transistor is formed using an oxide semiconductor in which the hydrogen concentration is reduced. Specifically, the hydrogen concentration of the oxide semiconductor is 5×1019 (atoms/cm3) or lower. Thus, leakage current of the transistor can be reduced. As a result, in the logic circuit, reduction in standby power and suppression of malfunction can be achieved.
    • 在执行时钟门控的逻辑电路中,待机功率降低或故障被抑制。 该逻辑电路包括在不提供时钟信号的时段内处于源极端子和漏极端子之间存在电位差的关断状态的晶体管。 使用其中氢浓度降低的氧化物半导体形成晶体管的沟道形成区域。 具体地说,氧化物半导体的氢浓度为5×1019(原子/ cm3)以下。 因此,可以减小晶体管的漏电流。 结果,在逻辑电路中,可以实现待机功率的降低和故障的抑制。
    • 6. 发明申请
    • Semiconductor device and wireless communication system using the same
    • 半导体器件和使用其的无线通信系统
    • US20090079572A1
    • 2009-03-26
    • US11919497
    • 2006-05-17
    • Tomoaki AtsumiYutaka ShionoiriHidetomo Kobayashi
    • Tomoaki AtsumiYutaka ShionoiriHidetomo Kobayashi
    • G08B13/22
    • G06K19/07749G06K19/0708
    • Initialization of a semiconductor device can be efficiently performed, which transmits and receives data through wireless communication. The semiconductor device includes an antenna, a power source circuit, a circuit which uses a DC voltage generated by the power source circuit as a power source voltage, and a resistor. The antenna includes a pair of terminals and receives a wireless signal (a modulated carrier wave). The power source circuit includes a first terminal and a second terminal and generates a DC voltage between the first terminal and the second terminal by using a received wireless signal (the modulated carrier wave). The resistor is connected between the first terminal and the second terminal. In this manner, the semiconductor device and the wireless communication system can transmit and receive data accurately.
    • 可以有效地执行半导体器件的初始化,其通过无线通信发送和接收数据。 半导体器件包括天线,电源电路,使用由电源电路产生的直流电压作为电源电压的电路和电阻器。 天线包括一对终端,并接收无线信号(调制载波)。 电源电路包括第一端子和第二端子,并且通过使用接收的无线信号(调制载波)在第一端子和第二端子之间产生直流电压。 电阻器连接在第一端子和第二端子之间。 以这种方式,半导体器件和无线通信系统可以准确地发送和接收数据。
    • 10. 发明授权
    • Logic circuit and semiconductor device
    • 逻辑电路和半导体器件
    • US08570070B2
    • 2013-10-29
    • US13530384
    • 2012-06-22
    • Yutaka ShionoiriHidetomo Kobayashi
    • Yutaka ShionoiriHidetomo Kobayashi
    • H03K19/20
    • H01L29/7869H01L27/088H01L27/1225H03K3/0375H03K19/0016H03K19/096
    • In a logic circuit where clock gating is performed, the standby power is reduced or malfunction is suppressed. The logic circuit includes a transistor which is in an off state where a potential difference exists between a source terminal and a drain terminal over a period during which a clock signal is not supplied. A channel formation region of the transistor is formed using an oxide semiconductor in which the hydrogen concentration is reduced. Specifically, the hydrogen concentration of the oxide semiconductor is 5×1019 (atoms/cm3) or lower. Thus, leakage current of the transistor can be reduced. As a result, in the logic circuit, reduction in standby power and suppression of malfunction can be achieved.
    • 在执行时钟门控的逻辑电路中,待机功率降低或故障被抑制。 该逻辑电路包括在不提供时钟信号的时段内处于源极端子和漏极端子之间存在电位差的关断状态的晶体管。 使用其中氢浓度降低的氧化物半导体形成晶体管的沟道形成区域。 具体地说,氧化物半导体的氢浓度为5×1019(原子/ cm3)以下。 因此,可以减小晶体管的漏电流。 结果,在逻辑电路中,可以实现待机功率的降低和故障的抑制。