会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Redundancy circuit for repairing defective bits in semiconductor memory
device
    • 用于修复半导体存储器件中的有缺陷的位的冗余电路
    • US5574729A
    • 1996-11-12
    • US338817
    • 1994-11-10
    • Mitsuya KinoshitaShigeru MoriYoshikazu MorookaHiroshi MiyamotoShigeru KikudaMakoto Suwa
    • Mitsuya KinoshitaShigeru MoriYoshikazu MorookaHiroshi MiyamotoShigeru KikudaMakoto Suwa
    • G11C11/401G11C29/00G11C29/04G06F11/00
    • G11C29/848
    • A semiconductor memory device includes a plurality of memory blocks, i main row or column select lines extending over the plurality of memory blocks, and a decoder for selecting one of the main row or column select lines in accordance with an applied address signal. The decoder includes i outputs. Each of the memory blocks includes a plurality of memory cells arranged in rows and columns and at least (i+1) sub row or column select lines each for selecting one row or one column of memory cells. A shift redundancy circuit is provided for each of the memory blocks, for connecting the main row or column select line and the sub row or column select line. The shift redundancy circuit includes a switch circuit for connecting one main row or column select line to one of the plurality of adjacent sub row or column select lines, and a circuit for setting a connection path of the switch circuit. The shift redundancy circuit connects successively adjacent sub row or column select lines to main row or column select lines in one to one correspondence except a defective sub row or column select line associated with a defective bit.
    • 一种半导体存储器件包括多个存储块,i个在多个存储块上延伸的主行或列选择线,以及用于根据所施加的地址信号选择主行或列选择线中的一个的解码器。 解码器包括i个输出。 每个存储块包括排列成行和列的多个存储器单元和至少(i + 1)个子行或列选择线,每个用于选择一行或一列存储单元。 为每个存储块提供移位冗余电路,用于连接主行或列选择线和子行或列选择线。 移位冗余电路包括用于将一个主行或列选择线连接到多个相邻子行或列选择线中的一个的开关电路和用于设置开关电路的连接路径的电路。 除了与有缺陷的位相关联的有缺陷的子行或列选择线之外,移位冗余电路将连续相邻的子行或列选择线以一对一的对应方式连接到主行或列选择线。
    • 10. 发明授权
    • Interface circuit
    • 接口电路
    • US07724606B2
    • 2010-05-25
    • US11882117
    • 2007-07-30
    • Tokuya OsawaMasaru HaraguchiYoshikazu MorookaHiroshi Kinoshita
    • Tokuya OsawaMasaru HaraguchiYoshikazu MorookaHiroshi Kinoshita
    • G11C8/00
    • G11C8/08G11C7/1066
    • A variable delay line receives and delays a data strobe signal transferred from a data source side in synchronization with a transfer data by a predetermined period, and produces a delayed data strobe signal and the non-delayed data strobe signal to a detector. The detector determines that a preamble period ends and effective data is transferred, when the delayed data strobe signal is at the L level at the time of rising of the non-delayed data strobe signal from the L level to the H level. According to a result of detection, an interface circuit unit takes in the transfer data and initializes a take-in address. The data strobe signal changes to a high-impedance state when a postamble ends. An influence of a glitch noise is avoided upon this change of the data strobe signal, and the data transfer can be executed fast and accurately.
    • 可变延迟线接收并延迟从数据源侧与传送数据同步预定周期的数据选通信号,并将延迟数据选通信号和非延迟数据选通信号提供给检测器。 当非延迟数据选通信号从L电平上升到H电平时,当延迟的数据选通信号为L电平时,检测器确定前导码周期结束并传送有效数据。 根据检测结果,接口电路单元接收传送数据并初始化接收地址。 当后同步码结束时,数据选通信号变为高阻态。 数据选通信号的变化可以避免毛刺噪声的影响,可以快速准确地执行数据传送。