会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Voltage regulator or non-volatile memories implemented with low-voltage transistors
    • 用低压晶体管实现的稳压器或非易失性存储器
    • US07777466B2
    • 2010-08-17
    • US11844470
    • 2007-08-24
    • Luca CrippaGiancarlo RagoneMiriam SangalliGiovanni CampardoRino Micheloni
    • Luca CrippaGiancarlo RagoneMiriam SangalliGiovanni CampardoRino Micheloni
    • G05F1/40
    • G11C5/147G05F1/565G11C16/30
    • A voltage regulator integrated in a chip of semiconductor material is provided. The regulator has a first input terminal for receiving a first voltage and an output terminal for providing a regulated voltage being obtained from the first voltage, the regulator including: a differential amplifier for receiving a comparison voltage and a feedback signal being a function of the regulated voltage, and for proving a regulation signal according to a comparison between the comparison voltage and the feedback signal, the differential amplifier having a first supply terminal being coupled with a reference terminal for receiving a reference voltage and a second supply terminal, a regulation transistor having a control terminal for receiving the regulation signal, and a conduction first terminal and a conduction second terminal being coupled through loading means between the reference terminal and the first input terminal of the regulator, the second terminal of the regulation transistor being coupled with the output terminal of the regulator, wherein the second supply terminal of the differential amplifier is coupled with a second input terminal of the regulator for receiving a second voltage being lower than the first voltage in absolute value, and wherein the regulator further includes a set of auxiliary transistors being connected in series between the second terminal of the regulation transistor and the output terminal of the regulator, and control means for controlling the auxiliary transistors according to the regulated voltage.
    • 提供集成在半导体材料芯片中的电压调节器。 所述调节器具有用于接收第一电压的第一输入端子和用于提供从所述第一电压获得的调节电压的输出端子,所述调节器包括:用于接收比较电压的差分放大器和作为所述第一电压的函数的反馈信号 电压,并且为了根据比较电压和反馈信号之间的比较来证明调节信号,差分放大器具有与用于接收参考电压的参考端子耦合的第一电源端子和第二电源端子,调节晶体管具有 用于接收所述调节信号的控制端子,以及通过所述参考端子和所述调节器的所述第一输入端子之间的负载装置耦合的导通第一端子和导通第二端子,所述调节晶体管的所述第二端子与所述输出端子 的调节器,其中第二电源 差分放大器的nal与调节器的第二输入端耦合,用于接收低于绝对值中的第一电压的第二电压,并且其中调节器还包括一组辅助晶体管,串联连接在第二端 调节器的调节晶体管和输出端子,以及用于根据调节电压控制辅助晶体管的控制装置。
    • 4. 发明授权
    • Multistage regulator for charge-pump boosted voltage applications
    • 用于电荷泵升压电压应用的多级调节器
    • US07863967B2
    • 2011-01-04
    • US11460370
    • 2006-07-27
    • Luca CrippaMiriam SangalliGiancarlo RagoneRino Micheloni
    • Luca CrippaMiriam SangalliGiancarlo RagoneRino Micheloni
    • G05F1/46G11C16/30
    • G11C5/145G11C16/30
    • A multistage circuit for regulating the charge voltage or the discharge current of a capacitance of an integrated device at a certain charge-pump generated boosted voltage is implemented without integrating high voltage transistor structures having a type of conductivity corresponding to the same sign of the boosted voltage (high-side transistors). The multistage circuit current includes at least a first stage, and an output stage in cascade to the first stage and coupled to the capacitance. The first stage is supplied at an unboosted power supply voltage of the integrated device, and the output stage is supplied at an unregulated charge-pump generated boosted voltage. The first stage includes a transistor having a type of conductivity corresponding to an opposite sign of the boosted voltage and of the power supply voltage. The drain of the output stage transistor is coupled to the boosted voltage either through a resistive pull-up or a voltage limiter.
    • 在一定的电荷泵产生的升压电压下,用于调节集成器件的电容的充电电压或放电电流的多级电路不需要集成具有对应于升压电压相同符号的电导率类型的高压晶体管结构, (高侧晶体管)。 多级电路电流包括至少第一级和级联到第一级并耦合到电容的输出级。 第一级是在集成器件的未升压的电源电压下提供的,并且输出级以未调节的电荷泵产生的升压电压供电。 第一级包括具有对应于升压电压和电源电压的相反符号的导电类型的晶体管。 输出级晶体管的漏极通过电阻上拉或电压限制器耦合到升压电压。
    • 6. 发明授权
    • Trimming functional parameters in integrated circuits
    • 在集成电路中修剪功能参数
    • US07221212B2
    • 2007-05-22
    • US11113818
    • 2005-04-25
    • Luca CrippaMiriam SangalliSalvatrice ScommegnaRino Micheloni
    • Luca CrippaMiriam SangalliSalvatrice ScommegnaRino Micheloni
    • G05F1/10G05F3/02
    • G11C5/147G11C29/02G11C29/021G11C29/028
    • A trimming structure for trimming functional parameters of an Integrated Circuit—IC—(100) includes a first (115a) and at least one second functional blocks (115b, . . . ,115n) with which a first (Vrg,a) and at least one second IC functional parameters (Vrg,b, . . . ,Vrg,n) are respectively associated. The trimming structure includes respective trimmable circuit structures (205a,210a, . . . ,205n,210n) included in the first and at least one second functional blocks, and trimming configuration storage (110) for storing trimming configurations for the trimmable circuit structures. A change in the trimming configuration of the first functional block causes a corresponding change in the trimming configuration of the second functional block. Further, a change in the second IC functional parameter in response to the corresponding change in the trimming configuration of the second functional block is proportional to the change in the first IC functional parameter consequent to the change in the trimming configuration of the first functional block.
    • 用于修整集成电路IC-(100)的功能参数的修整结构包括第一(115a)和至少一个第二功能块(115b,...,115n),第一(Vr1,...,115n) )和至少一个第二IC功能参数(Vrg,b,...,Vrg,n)分别相关联。 修剪结构包括包括在第一和至少一个第二功能块中的相应可调节电路结构(205a,210a,...,205n,210n),以及修剪配置存储(110),用于存储用于 可调节电路结构。 第一功能块的修整配置的变化导致第二功能块的修整配置的相应变化。 此外,响应于第二功能块的修整配置的相应变化,第二IC功能参数的变化与第一功能块的修整配置的改变所引起的第一IC功能参数的变化成比例。
    • 8. 发明申请
    • VOLTAGE REGULATOR OR NON-VOLATILE MEMORIES IMPLEMENTED WITH LOW-VOLTAGE TRANSISTORS
    • 电压调节器或低电压晶体管实现的非易失性存储器
    • US20080054864A1
    • 2008-03-06
    • US11844470
    • 2007-08-24
    • Luca CrippaGiancarlo RagoneMiriam SangalliGiovanni CampardoRino Micheloni
    • Luca CrippaGiancarlo RagoneMiriam SangalliGiovanni CampardoRino Micheloni
    • G05F1/00
    • G11C5/147G05F1/565G11C16/30
    • A voltage regulator integrated in a chip of semiconductor material is provided. The regulator has a first input terminal for receiving a first voltage and an output terminal for providing a regulated voltage being obtained from the first voltage, the regulator including: a differential amplifier for receiving a comparison voltage and a feedback signal being a function of the regulated voltage, and for proving a regulation signal according to a comparison between the comparison voltage and the feedback signal, the differential amplifier having a first supply terminal being coupled with a reference terminal for receiving a reference voltage and a second supply terminal, a regulation transistor having a control terminal for receiving the regulation signal, and a conduction first terminal and a conduction second terminal being coupled through loading means between the reference terminal and the first input terminal of the regulator, the second terminal of the regulation transistor being coupled with the output terminal of the regulator, wherein the second supply terminal of the differential amplifier is coupled with a second input terminal of the regulator for receiving a second voltage being lower than the first voltage in absolute value, and wherein the regulator further includes a set of auxiliary transistors being connected in series between the second terminal of the regulation transistor and the output terminal of the regulator, and control means for controlling the auxiliary transistors according to the regulated voltage.
    • 提供集成在半导体材料芯片中的电压调节器。 所述调节器具有用于接收第一电压的第一输入端子和用于提供从所述第一电压获得的调节电压的输出端子,所述调节器包括:用于接收比较电压的差分放大器和作为所述第一电压的函数的反馈信号 电压,并且为了根据比较电压和反馈信号之间的比较来证明调节信号,差分放大器具有与用于接收参考电压的参考端子耦合的第一电源端子和第二电源端子,调节晶体管具有 用于接收所述调节信号的控制端子,以及通过所述参考端子和所述调节器的所述第一输入端子之间的负载装置耦合的导通第一端子和导通第二端子,所述调节晶体管的所述第二端子与所述输出端子 的调节器,其中第二电源 差分放大器的nal与调节器的第二输入端耦合,用于接收低于绝对值中的第一电压的第二电压,并且其中调节器还包括一组辅助晶体管,串联连接在第二端 调节器的调节晶体管和输出端子,以及用于根据调节电压控制辅助晶体管的控制装置。
    • 10. 发明申请
    • Data bus architecture for a semiconductor memory
    • 半导体存储器的数据总线架构
    • US20060140033A1
    • 2006-06-29
    • US11281932
    • 2005-11-17
    • Luca CrippaMiriam SangalliRino Micheloni
    • Luca CrippaMiriam SangalliRino Micheloni
    • G11C7/00
    • G11C7/10G11C7/08G11C7/1048
    • A semiconductor memory device is provided that includes memory cells, sense amplifiers, signal lines, isolating circuits, and a precharging circuit. Each signal line is coupled to an output of at least one of the sense amplifiers and each of the isolating circuits isolates an associated signal line from the output of the corresponding sense amplifier at least during an evaluating phase of the datum stored in the memory cell. The signal lines include at least two groups of signal lines, arranged such that coupling capacitances between the lines of the first group and the lines of the second group are substantially negligible. The precharging circuit precharges the first group of signal lines to a first voltage level and the second group of signal lines to a second voltage level.
    • 提供了包括存储单元,读出放大器,信号线,隔离电路和预充电电路的半导体存储器件。 每个信号线耦合到读出放大器中的至少一个的输出,并且每个隔离电路至少在存储在存储单元中的数据的评估阶段期间将相关联的信号线与对应的读出放大器的输出隔离。 信号线包括至少两组信号线,其布置成使得第一组的线与第二组的线之间的耦合电容基本上可忽略。 预充电电路将第一组信号线预充电到第一电压电平,将第二组信号线预充电到第二电压电平。