会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Data processing apparatus, power supply controller and display unit
    • 数据处理装置,电源控制器和显示单元
    • US5511201A
    • 1996-04-23
    • US857629
    • 1992-03-25
    • Hideki KamimakiKiyokazu NishiokaTsuguji TachiuchiNobuo TsuchiyaMasahiro JinushiHitoshi SadamitsuHiroshi ItoTakashi YoshitomiKoichi IsajiTakao Ohba
    • Hideki KamimakiKiyokazu NishiokaTsuguji TachiuchiNobuo TsuchiyaMasahiro JinushiHitoshi SadamitsuHiroshi ItoTakashi YoshitomiKoichi IsajiTakao Ohba
    • G09G3/34G06F11/00G06F11/30
    • G09G3/3406G09G2320/0606G09G2320/0626G09G2330/021G09G2330/026
    • A data processing apparatus which includes a display unit and a power supply controller for supplying power to the display unit. The display unit has a display screen and a back light controller. The power supply controller comprises a switch, at least one output line for receiving the power from the switch and for supplying therethrough the power to electronic devices, a delay circuit for receiving the power from the switch and when the switch is turned ON to start supply of the power, for outputting the power after passage of a predetermined time from the start of the power supply, and a second output line for supplying the power from the delay circuit to the back light controller therethrough. The display unit has a memory means for storing therein a luminance data on the display screen through the back light controller when the power supply is turned OFF and for determining an output state of the display unit through the back light controller on the basis of the luminance data read out from the memory means when the power supply is turned ON. Further, the data processing apparatus has a means for invalidating output of a display data to be output onto the display screen and a means, after the display data is invalidated, for reducing a frequency of a timing signal or invalidating output of the timing signal for the display unit.
    • 一种数据处理装置,包括显示单元和用于向显示单元供电的电源控制器。 显示单元具有显示屏和背光控制器。 电源控制器包括开关,至少一个输出线,用于从开关接收电力并通过其向电子设备提供电力;延迟电路,用于从开关接收电力;以及当开关接通以开始供电时 的功率,用于在从电源开始经过预定时间之后输出电力;以及第二输出线,用于将来自延迟电路的电力提供给背光控制器。 显示单元具有存储装置,用于当电源关闭时通过背光控制器在其上存储亮度数据,并且通过背光控制器基于亮度来确定显示单元的输出状态 当电源接通时,从存储器读出的数据意味着。 此外,数据处理装置具有使输出到显示屏幕上的显示数据的输出无效的装置和在显示数据无效之后的装置,用于减少定时信号的频率或使定时信号的输出无效, 显示单元。
    • 3. 发明授权
    • Information processing apparatus with work suspend/resume function
    • 具有工作暂停/恢复功能的信息处理设备
    • US5812859A
    • 1998-09-22
    • US835511
    • 1997-04-08
    • Hideki KamimakiKoichi IsajiMasatomi SasakiKoichi KimuraTakayuki TamuraTsuguji Tachiuchi
    • Hideki KamimakiKoichi IsajiMasatomi SasakiKoichi KimuraTakayuki TamuraTsuguji Tachiuchi
    • G06F12/16G06F1/00G06F1/32G06F9/445G06F11/14G06F1/30
    • G06F9/4418
    • An information processing apparatus having a work suspend/resume function which allows operator to use a main memory shared by different processings even when work suspension information is saved therein. A system for allowing a same operational environment as that set up in one information processing apparatus to be easily implemented in another information processing apparatus. A main memory used by a CPU for execution of processings has a function for storing information concerning the state of the information processing apparatus prevailing at a time point when execution of a given processing is suspended by a CPU for allowing the suspended processing to be performed in continuation later on. When the suspension state information has already been stored in the main memory by a former user, the suspension state information is transferred to a removable nonvolatile storage device so that the CPU can perform other processing than the suspended one by using the main memory. The transfer of the suspension state information is performed by the CPU.
    • 具有工作挂起/恢复功能的信息处理装置,即使在其中保存工作暂停信息时,也允许操作者使用通过不同处理共享的主存储器。 用于允许与在一个信息处理设备中设置的操作环境相同的操作环境的系统可以容易地在另一个信息处理设备中实现。 用于执行处理的CPU使用的主存储器具有用于存储关于在执行给定处理的时间点处的信息处理设备的状态的信息的功能,所述信息处理设备的状态由CPU暂停,以允许执行暂停处理 后续延续。 当暂停状态信息已经由前一个用户存储在主存储器中时,暂停状态信息被传送到可移动非易失性存储设备,使得CPU可以通过使用主存储器执行比暂停状态信息的其他处理。 暂停状态信息的传送由CPU执行。
    • 4. 发明授权
    • Image signal binary circuit with a variable-frequency clock signal
generator for driving an image sensor
    • 具有用于驱动图像传感器的可变频率时钟信号发生器的图像信号二进制电路
    • US4839739A
    • 1989-06-13
    • US23262
    • 1987-03-09
    • Tsuguji TachiuchiSatoshi KonumaNobuo Tsuchiya
    • Tsuguji TachiuchiSatoshi KonumaNobuo Tsuchiya
    • H04N1/40H04N1/403
    • H04N1/403H04N1/40056
    • A one-dimensional image sensor comprising a solid image pick-up element takes images in sequence, and generates an image signal. Clock pulses from a frequency variable type clock pulse generator having a frequency which varies in correspondence to a control signal are supplied to a one-dimensional image sensor, thereby image signals are outputted in sequence. The image signal is amplified by an amplifier and inputted to a comparator and compared with a reference signal. A frequency variable range of the frequency variable type clock pulse generator is set higher than the cut-off frequency of the amplifier, and the binary level output by the comparator is substantially the same as the image inputted to the one-dimensional image sensor and control is effected by the variable frequency of the clock pulses.
    • 包括实心图像拾取元件的一维图像传感器依次拍摄图像并产生图像信号。 来自具有对应于控制信号变化的频率的频率可变型时钟脉冲发生器的时钟脉冲被提供给一维图像传感器,由此依次输出图像信号。 图像信号被放大器放大并输入到比较器并与参考信号进行比较。 频率可变型时钟脉冲发生器的频率可变范围被设置为高于放大器的截止频率,并且由比较器输出的二进制电平基本上与输入到一维图像传感器的图像和控制 受时钟脉冲的可变频率的影响。
    • 8. 发明授权
    • Drive circuit for character and graphic display device
    • 字符和图形显示装置的驱动电路
    • US4388621A
    • 1983-06-14
    • US158263
    • 1980-06-10
    • Shigeru KomatsuShigeru HirahataTsuguji Tachiuchi
    • Shigeru KomatsuShigeru HirahataTsuguji Tachiuchi
    • G09G5/24G06F3/153G09G1/16G09G5/00G09G5/397G09G5/399G09G1/00
    • G09G5/001
    • In a .phi..sub.2 cycle steal mode, a clock signal is selected such that a time period during which a RAM is connected to a timing signal generator for display is extended and a time period during which the RAM is connected to a CPU is shortened accordingly, without changing an overall period. This clock signal is used to actuate a switching circuit for the RAM while a clock signal having unmodified duty ratio is applied to the CPU, a ROM and external circuits so that a display data readout period from the RAM is extended without affecting the CPU clock frequency and the operation of other circuits. During this readout period, a plurality of display address signals are applied to the RAM from the timing signal generator and a plurality of data derived from the RAM are sequentially loaded in a register which is then read out at a desired timing to enable the display of a plurality of characters in one CPU clock period.
    • 在phi 2循环盗取模式中,选择时钟信号,使得连接到用于显示的定时信号发生器的RAM的时间段被延长,并且相应地缩短RAM连接到CPU的时间段, 而不改变整个时期。 该时钟信号用于激活用于RAM的开关电路,而具有未修改占空比的时钟信号被施加到CPU,ROM和外部电路,使得来自RAM的显示数据读出周期不会影响CPU时钟频率 和其他电路的操作。 在该读出期间,多个显示地址信号从定时信号发生器施加到RAM,并且从RAM导出的多个数据顺序地加载到寄存器中,然后在期望的定时读出寄存器,以使得能够显示 一个CPU时钟周期内的多个字符。