会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • METHOD FOR FORMING TIN BY PVD
    • PVD方法
    • US20140017906A1
    • 2014-01-16
    • US13695191
    • 2012-07-26
    • Zuozhen FuHuaxiang YinJiang Yan
    • Zuozhen FuHuaxiang YinJiang Yan
    • H01L21/02
    • H01L21/02186C23C14/0641C23C14/18C23C14/34C23C14/54H01L21/2855
    • A method for forming titanium nitride by PVD is disclosed, comprising: generating ions of a noble gas by glow discharge under a vacuum condition that a nitrogen gas and the noble gas are supplied; nitriding a surface of a wafer and a surface of a titanium target with the nitrogen gas; bombarding the surface of the titanium target with the ions of the noble gas after they are accelerated in an electric field so that titanium ions and titanium nitride are sputtered; and forming a titanium nitride layer by depositing titanium nitride on the surface of the wafer in a magnetic field, while titanium ions are injected into the surface of the wafer so that stress is introduced into the titanium nitride layer, wherein non-crystallization fraction of the titanium nitride layer and stress in the titanium nitride layer are increased by increasing kinetic energy of titanium ions which are injected into the surface of the wafer. In the method for forming titanium nitride by PVD according to the present disclosure, kinetic energy of titanium ions which are injected into the surface of the wafer is increased by controlling process parameters so that non-crystallization fraction of the titanium nitride layer and stress in the titanium nitride layer are increased.
    • 公开了一种通过PVD形成氮化钛的方法,包括:在供给氮气和惰性气体的真空条件下,通过辉光放电产生惰性气体的离子; 用氮气氮化晶片的表面和钛靶的表面; 在电场加速后,用惰性气体的离子轰击钛靶的表面,从而溅射钛离子和氮化钛; 以及通过在磁场中在晶片的表面上沉积氮化钛而形成氮化钛层,同时将钛离子注入晶片的表面,使得应力被引入到氮化钛层中,其中非晶化部分 通过提高注入到晶片表面的钛离子的动能来增加氮化钛层和氮化钛层中的应力。 在根据本公开的通过PVD形成氮化钛的方法中,通过控制工艺参数来增加注入晶片表面的钛离子的动能,使得氮化钛层的非结晶部分和应力在 氮化钛层增加。
    • 2. 发明授权
    • Method for forming tin by PVD
    • 用PVD形成锡的方法
    • US08802578B2
    • 2014-08-12
    • US13695191
    • 2012-07-26
    • Zuozhen FuHuaxiang YinJiang Yan
    • Zuozhen FuHuaxiang YinJiang Yan
    • H01L21/203H01L21/02C23C14/34C23C14/54C23C14/06C23C14/18
    • H01L21/02186C23C14/0641C23C14/18C23C14/34C23C14/54H01L21/2855
    • A method for forming titanium nitride by PVD is disclosed, comprising: generating ions of a noble gas by glow discharge under a vacuum condition that a nitrogen gas and the noble gas are supplied; nitriding a surface of a wafer and a surface of a titanium target with the nitrogen gas; bombarding the surface of the titanium target with the ions of the noble gas after they are accelerated in an electric field so that titanium ions and titanium nitride are sputtered; and forming a titanium nitride layer by depositing titanium nitride on the surface of the wafer in a magnetic field, while titanium ions are injected into the surface of the wafer so that stress is introduced into the titanium nitride layer, wherein non-crystallization fraction of the titanium nitride layer and stress in the titanium nitride layer are increased by increasing kinetic energy of titanium ions which are injected into the surface of the wafer. In the method for forming titanium nitride by PVD according to the present disclosure, kinetic energy of titanium ions which are injected into the surface of the wafer is increased by controlling process parameters so that non-crystallization fraction of the titanium nitride layer and stress in the titanium nitride layer are increased.
    • 公开了一种通过PVD形成氮化钛的方法,包括:在供给氮气和惰性气体的真空条件下通过辉光放电产生惰性气体的离子; 用氮气氮化晶片的表面和钛靶的表面; 在惰性气体的离子在电场中加速之后,用钛离子轰击钛靶的表面,从而溅射钛离子和氮化钛; 以及通过在磁场表面上沉积氮化钛而形成氮化钛层,同时将钛离子注入到晶片的表面中,使得应力被引入到氮化钛层中,其中非晶化部分 通过提高注入到晶片表面的钛离子的动能来增加氮化钛层和氮化钛层中的应力。 在根据本公开的通过PVD形成氮化钛的方法中,通过控制工艺参数来增加注入晶片表面的钛离子的动能,使得氮化钛层的非结晶部分和应力在 氮化钛层增加。
    • 4. 发明申请
    • SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
    • 半导体器件及其制造方法
    • US20140027857A1
    • 2014-01-30
    • US13812498
    • 2012-08-27
    • Huaxiang YinJiang YanDapeng Chen
    • Huaxiang YinJiang YanDapeng Chen
    • H01L27/088H01L29/66
    • H01L27/088H01L21/82345H01L21/823842H01L27/092H01L29/4966H01L29/517H01L29/66545H01L29/66666H01L29/7848
    • The present invention discloses a semiconductor device, comprising a substrate, a plurality of gate stack structures on the substrate, a plurality of gate spacer structures on both sides of each gate stack structure, a plurality of source and drain regions in the substrate on both sides of each gate spacer structure, the plurality of gate stack structures comprising a plurality of first gate stack structures and a plurality of second gate stack structures, characterized in that each of the first gate stack structures comprises a first gate insulating layer, a first blocking layer, a first work function regulating layer and a resistance regulating layer, and each of the second gate stack structures comprises a second gate insulating layer, a first blocking layer, a second work function regulating layer, a first work function regulating layer and a resistance regulating layer.
    • 本发明公开了一种半导体器件,包括衬底,衬底上的多个栅极堆叠结构,在每个栅极堆叠结构的两侧上的多个栅极间隔结构,在两侧的衬底中的多个源极和漏极区域 每个栅极间隔结构,所述多个栅极堆叠结构包括多个第一栅极叠层结构和多个第二栅极堆叠结构,其特征在于,每个第一栅极堆叠结构包括第一栅极绝缘层,第一阻挡层 ,第一功函数调节层和电阻调节层,并且每个第二栅极堆叠结构包括第二栅极绝缘层,第一阻挡层,第二功函数调节层,第一功函数调节层和电阻调节 层。
    • 5. 发明授权
    • Method of manufacturing semiconductor device
    • 制造半导体器件的方法
    • US08853024B2
    • 2014-10-07
    • US13812498
    • 2012-08-27
    • Huaxiang YinJiang YanDapeng Chen
    • Huaxiang YinJiang YanDapeng Chen
    • H01L21/8238
    • H01L27/088H01L21/82345H01L21/823842H01L27/092H01L29/4966H01L29/517H01L29/66545H01L29/66666H01L29/7848
    • The present invention discloses a method for manufacturing a semiconductor device comprising the steps of: forming a plurality of source and drain regions in a substrate; forming a plurality of gate spacer structures and an interlayer dielectric layer around the gate spacer structures on the substrate, wherein the gate spacer structures enclose a plurality of first gate trenches and a plurality of second gate trenches; sequentially depositing a first gate insulating layer and a second gate insulating layer, a first blocking layer and a second work function regulating layer in the first and second gate trenches; performing selective etching to remove the second work function regulating layer from the first gate trenches to expose the first blocking layer; depositing a first work function regulating layer on the first blocking layer in the first gate trenches and on the second work function regulating layer in the second gate trenches; and depositing a resistance regulating layer on the first work function regulating layer in the first gate trenches and on the first work function regulating layer in the second gate trench.
    • 本发明公开了一种制造半导体器件的方法,包括以下步骤:在衬底中形成多个源极和漏极区; 在所述衬底上的所述栅极隔离物结构周围形成多个栅极间隔物结构和层间电介质层,其中所述栅极间隔物结构包围多个第一栅极沟槽和多个第二栅极沟槽; 在第一和第二栅极沟槽中依次沉积第一栅极绝缘层和第二栅极绝缘层,第一阻挡层和第二功函数调节层; 执行选择性蚀刻以从第一栅极沟槽去除第二功函数调节层以暴露第一阻挡层; 在第一栅极沟槽中的第一阻挡层上和第二栅极沟槽中的第二功函数调节层上沉积第一功函数调节层; 以及在第一栅极沟槽中的第一功函数调节层和第二栅沟中的第一功函数调节层上沉积电阻调节层。
    • 9. 发明授权
    • Method for manufacturing dummy gate in gate-last process and dummy gate in gate-last process
    • 最后一个进程中的伪栅极的制造方法和栅极最后工艺中的虚拟栅极的制造方法
    • US09419095B2
    • 2016-08-16
    • US14119864
    • 2012-12-12
    • Chunlong LiJunfeng LiJiang YanChao Zhao
    • Chunlong LiJunfeng LiJiang YanChao Zhao
    • H01L21/338H01L29/66H01L29/423H01L29/51H01L21/28
    • H01L29/66545H01L21/28123H01L29/42364H01L29/513H01L29/518
    • A method for manufacturing a dummy gate in a gate-last process and a dummy gate in a gate-last process are provided. The method includes: providing a semiconductor substrate; growing a gate oxide layer on the semiconductor substrate; depositing bottom-layer amorphous silicon on the gate oxide layer; depositing an ONO structured hard mask on the bottom-layer amorphous silicon; depositing top-layer amorphous silicon on the ONO structured hard mask; depositing a hard mask layer on the top-layer amorphous silicon; forming photoresist lines on the hard mask layer, and trimming the formed photoresist lines so that the trimmed photoresist lines a width less than or equal to 22 nm; and etching the hard mask layer, the top-layer amorphous silicon, the ONO structured hard mask and the bottom-layer amorphous silicon in accordance with the trimmed photoresist lines, and removing the photoresist lines, the hard mask layer and the top-layer amorphous silicon.
    • 提供了一种在门最后处理中制造伪栅极的方法和在栅极最后工艺中的伪栅极。 该方法包括:提供半导体衬底; 在半导体衬底上生长栅极氧化层; 在栅极氧化物层上沉积底层非晶硅; 在底层非晶硅上沉积ONO结构的硬掩模; 在ONO结构化的硬掩模上沉积顶层非晶硅; 在顶层非晶硅上沉积硬掩模层; 在硬掩模层上形成光致抗蚀剂线,并修整所形成的光致抗蚀剂线,使得修整的光致抗蚀剂线的宽度小于或等于22nm; 并根据修整的光致抗蚀剂线蚀刻硬掩模层,顶层非晶硅,ONO结构的硬掩模和底层非晶硅,并除去光致抗蚀剂线,硬掩模层和顶层无定形 硅。
    • 10. 发明授权
    • Shallow trench isolation structure, manufacturing method thereof and a device based on the structure
    • 浅沟槽隔离结构,其制造方法和基于该结构的器件
    • US09070744B2
    • 2015-06-30
    • US13519573
    • 2011-08-03
    • Jiang Yan
    • Jiang Yan
    • H01L21/76H01L21/762
    • H01L21/76232
    • The present invention relates to a shallow trench isolation structure, manufacturing method thereof and a device based on the structure. The present invention provides a method for manufacturing a shallow trench isolation (STI) structure, characterized in comprising the following steps: providing a semiconductor substrate; forming an insulating medium on said semiconductor substrate; etching a part of the insulating medium by using a mask to expose the semiconductor substrate thereunder, the unetched insulating medium forming STI regions; and epitaxially growing a semiconductor layer on said semiconductor substrate between said STI regions as an active region. With the method provided by the present invention, the problem of filling a small-size trench is solved and the problem of STI step height is overcome.
    • 本发明涉及一种浅沟槽隔离结构,其制造方法和基于该结构的器件。 本发明提供一种制造浅沟槽隔离(STI)结构的方法,其特征在于包括以下步骤:提供半导体衬底; 在所述半导体衬底上形成绝缘介质; 通过使用掩模蚀刻绝缘介质的一部分以暴露其下的半导体衬底,形成STI区的未蚀刻绝缘介质; 并且在所述STI区域之间的所述半导体衬底上外延生长半导体层作为有源区。 利用本发明提供的方法,解决了填充小尺寸沟槽的问题,克服了STI步长的问题。