会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • NEIGHBORING WORD LINE PROGRAM DISTURB COUNTERMEASURE FOR CHARGE-TRAPPING STACKED MEMORY
    • 邻接字线程序用于收集堆叠存储器的距离计数器
    • WO2015164050A1
    • 2015-10-29
    • PCT/US2015/024273
    • 2015-04-03
    • SANDISK TECHNOLOGIES INC.
    • YUAN, JiahuiDONG, YingdaCHEN, Jian
    • G11C11/56G11C16/26G11C16/34H01L27/115
    • G06F11/1004G11C11/5642G11C16/0466G11C16/10G11C16/26G11C16/3427H01L27/11582
    • Techniques are provided for reading data from memory cells arranged along a common charge trapping layer, e.g., in a 3D stacked non-volatile memory device. Memory cells on a word line layer WLLn are disturbed by programming of memory cells on an adjacent word line layer WLLn+1, resulting in uncorrectable errors. The memory cells on WLLn can be read in a data recovery read operation which applies an elevated pass voltage to WLLn+1. The elevated pass voltage causes a decrease and narrowing of the threshold voltage distribution on WLLn which facilitates reading. The operation compensates for the lower threshold voltages by lowering the control gate voltage, raising the source voltage or adjusting a sensing period, demarcation level or pre-charge level in sensing circuitry. The elevated pass voltage can be stepped up in repeated read attempts until there are no uncorrectable errors or a limit is reached.
    • 提供了用于从沿着公共电荷捕获层布置的存储器单元读取数据的技术,例如在3D堆叠的非易失性存储器件中。 字线层WLLn上的存储单元被相邻字线层WLLn + 1上的存储单元的编程所扰乱,导致不可校正的错误。 WLLn上的存储单元可以在数据恢复读取操作中读取,该操作将提升的通过电压施加到WLLn + 1。 升高的通过电压导致WLLn上的阈值电压分布的减小和变窄,这有利于读取。 该操作通过降低控制栅极电压,提高电源电压或调整感测电路中的感测周期,分界电平或预充电电平来补偿较低的阈值电压。 升高的通过电压可以在重复的读取尝试中加强,直到没有不可校正的错误或达到极限。
    • 3. 发明申请
    • SLC-MLC WEAR BALANCING
    • SLC-MLC磨损平衡
    • WO2013101573A1
    • 2013-07-04
    • PCT/US2012/070467
    • 2012-12-19
    • SANDISK TECHNOLOGIES INC.
    • CHEN, JianGOROBETS, Sergey, AnatolievichSPROUSE, Steven
    • G06F12/02
    • G06F12/0246G06F2212/7202G06F2212/7211G11C16/349G11C2211/5641
    • A method and system for SLC-MLC Wear Balancing in a flash memory device is disclosed. The flash memory device includes a single level cell (SLC) portion (1002) and a multi-level cell (MLC) portion (1004). The age of the SLC portion and the MLC portion may differ, leading potentially to one portion wearing out before the other. In order to avoid this, a controller is configured to receive an age indicator from one or both of the SLC portion and the MLC portion, determine, based on the age indicator, whether to modify operation of the SLC portion and/or the MLC portion, and in response to determining to modifying operation, modify the operation of the at least one of the SLC portion or the MLC portion. The modification of the operation may thus balance wear between the SLC and MLC portions, thereby potentially extending the life of the flash memory device.
    • 公开了一种用于闪存设备中的SLC-MLC磨损平衡的方法和系统。 闪速存储器件包括单电平单元(SLC)部分(1002)和多电平单元(MLC)部分(1004)。 SLC部分和MLC部分的时代可能不同,潜在地导致在另一部分之前磨损的部分。 为了避免这种情况,控制器被配置为从SLC部分和MLC部分中的一个或两个接收年龄指示符,基于年龄指示符确定是否修改SLC部分和/或MLC部分的操作 并且响应于确定修改操作,修改SLC部分或MLC部分中的至少一个的操作。 因此,操作的修改可以平衡SLC和MLC部分之间的磨损,从而潜在地延长闪存设备的寿命。
    • 5. 发明申请
    • FLASH MEMORY WITH TARGETED READ SCRUB ALGORITHM
    • 具有指定读取SCRUB算法的闪存
    • WO2013191870A1
    • 2013-12-27
    • PCT/US2013/043692
    • 2013-05-31
    • SANDISK TECHNOLOGIES INC.
    • SPROUSE, Steven, T.BAUCHE, AlexandraHUANG, YichaoCHEN, JianHUANG, JianminLEE, Dana
    • G11C16/34
    • G11C16/3418G11B20/18G11B20/1883G11C16/3427G11C16/3431
    • A method and system have been described for counteracting and correcting for read disturb effects in blocks of flash memory. The method may include the step of a controller of the memory system performing a read scrub scan on only a portion of one targeted word line in a block at desired intervals. The controller may calculate whether a read scrub scan is necessary based on a probabilistic determination that is calculated in response to each received host read command. The controller may then place a block associated with the targeted word line into a refresh queue if a number of errors are detected in the targeted word line that meets or exceeds a predetermined threshold. The block refresh process may include copying the data from the block into a new block during a background operation.
    • 已经描述了用于抵消和校正闪速存储器块中的读取干扰效应的方法和系统。 该方法可以包括存储器系统的控制器的步骤,其以期望的间隔仅在块中的一个目标字线的一部分上执行读取擦除扫描。 控制器可以基于响应于每个接收的主机读取命令而计算的概率确定来计算是否需要读取擦除扫描。 然后,如果在满足或超过预定阈值的目标字线中检测到多个错误,则控制器然后可以将与目标字线相关联的块放置到刷新队列中。 块刷新过程可以包括在后台操作期间将数据从块复制到新块中。
    • 6. 发明申请
    • OPERATION MODES FOR AN INVERTED NAND ARCHITECTURE
    • 反向NAND架构的操作模式
    • WO2016089467A1
    • 2016-06-09
    • PCT/US2015/052071
    • 2015-09-24
    • SANDISK TECHNOLOGIES INC.
    • ZHANG, YanliSAMACHISA, GeorgeALSMEIER, JohannCHEN, Jian
    • G11C16/04G11C11/56G11C16/26
    • G11C16/0483G11C11/5642G11C16/10G11C16/26
    • Methods for performing memory operations on a memory array that includes inverted NAND strings are described. The memory operations may include erase operations, read operations, programming operations, program verify operations, and erase verify operations. An inverted NAND string may include a string of inverted floating gate transistors or a string of inverted charge trap transistors. In one embodiment, an inverted floating gate transistor may include a tunneling layer between a floating gate of the inverted floating gate transistor and a control gate of the inverted floating gate transistor. The arrangement of the tunneling layer between the floating gate and the control gate allows electrons to be added to or removed from the floating gate via F-N tunneling between the floating gate and the control gate. The inverted NAND string may be formed above a substrate and oriented such that the inverted NAND string is orthogonal to the substrate.
    • 描述了对包括反相NAND串的存储器阵列执行存储器操作的方法。 存储器操作可以包括擦除操作,读取操作,编程操作,程序验证操作和擦除验证操作。 反相NAND串可以包括一串反向浮栅晶体管或一串反向电荷陷阱晶体管。 在一个实施例中,反相浮栅晶体管可以包括在反相浮栅晶体管的浮置栅极和反相浮栅晶体管的控制栅极之间的隧穿层。 浮动栅极和控制栅极之间的隧道层的布置允许通过浮动栅极和控制栅极之间的F-N隧穿将电子添加到浮动栅极或从浮动栅极去除。 反相NAND串可以形成在衬底之上并且被定向成使得反相NAND串与衬底正交。
    • 8. 发明申请
    • METHOD TO RECOVER CYCLING DAMAGE AND IMPROVE LONG TERM DATA RETENTION
    • 恢复循环损伤并改善长期数据保留的方法
    • WO2016093935A1
    • 2016-06-16
    • PCT/US2015/054454
    • 2015-10-07
    • SANDISK TECHNOLOGIES INC.
    • LU, Ching-HuangZHANG, ZhengyiZHAO, WeiDONG, YingdaCHEN, Jian
    • G11C16/34
    • G11C16/16G11C16/0466G11C16/0483G11C16/32G11C16/3431G11C16/3459G11C16/349G11C16/3495
    • Techniques for reversing damage caused by program-erase cycles in charge-trapping memory to improve long term data retention. A recovery process improves the data retention of a block of memory cells by programming the memory cells to a relatively high threshold voltage and enforcing a time period of several minutes or hours in which the memory cells are inactive and remain at the relatively high Vth levels. Damage such as traps in the memory cells is essentially healed or annealed out during this inactive period. All of the memory cells can be healed at the same time and by relatively equal amounts. At the conclusion of the recovery process, the block is returned to a pool of available blocks. In one approach, an amount of recovery is measured and the period of inactivity is continued for an amount of time which is based on the amount of recovery
    • 用于在电荷捕获存储器中逆转由编程擦除周期引起的损坏以改善长期数据保持的技术。 恢复过程通过将存储器单元编程到相对较高的阈值电压并且执行存储器单元不活动并保持在相对高的Vth电平的几分钟或数小时的时间段来改善存储器单元块的数据保持。 在这个不活跃的时期,诸如记忆单元中的陷阱的损伤基本上被愈合或退火。 所有的记忆细胞可以同时和相对相等的量治愈。 在恢复过程结束时,块将返回到可用块池。 在一种方法中,测量恢复量,并且不活动的持续时间持续一段时间量,其基于恢复量