会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Low power, low phase jitter, and duty cycle error insensitive clock receiver architecture and circuits for source synchronous digital data communication
    • 低功耗,低相位抖动和占空比误差不敏感的时钟接收器架构和电路用于源同步数字数据通信
    • US07501869B2
    • 2009-03-10
    • US11592594
    • 2006-11-03
    • Yongping FanIan Young
    • Yongping FanIan Young
    • H03L7/06
    • H03L7/0812H03L7/07H03L7/0805H03L7/0891
    • A clock receiver architecture for source synchronous digital data communication, the receiver including a forwarded clock amplifier to provide the received forwarded clock signal to a plurality of delay locked loops. Each delay locked loops provides to one or more phase interpolators a set of clock signals generated from the received forwarded clock, where the relative phases of the set of clock signals are uniformly spaced. Phase interpolators interpolate between two adjacent (with respect to phase) clock signals so as to provide a clock signal to sample received data at the center of the data eye. In some embodiments, an on-die voltage regulator provides a regulated supply voltage to the delay locked loops and phase interpolators. In some embodiments, pull-up currents and pull-down currents in the phase locked loops and phase interpolators are matched across process, supply voltage, and temperature variations so that the relative phases of the clock signals are insensitive across process, supply voltage, and temperature variations. Other embodiments are described and claimed.
    • 一种用于源同步数字数据通信的时钟接收器架构,接收器包括转发的时钟放大器,以将接收到的转发时钟信号提供给多个延迟锁定环路。 每个延迟锁定环路向一个或多个相位内插器提供从接收的转发时钟生成的一组时钟信号,其中该组时钟信号的相对相位是均匀间隔的。 相位插值器在两个相邻(相对于相位)时钟信号之间插值,以便提供一个时钟信号来对数据眼睛中心的接收数据进行采样。 在一些实施例中,片上电压调节器向延迟锁定环路和相位内插器提供稳定的电源电压。 在一些实施例中,锁相环和相位内插器中的上拉电流和下拉电流在过程,电源电压和温度变化之间匹配,使得时钟信号的相对相位在过程,电源电压和 温度变化。 描述和要求保护其他实施例。
    • 9. 发明授权
    • Apparatus to reduce power of a charge pump
    • 降低电荷泵功率的装置
    • US09379717B2
    • 2016-06-28
    • US14129505
    • 2013-11-08
    • Gennady GoltmanYongping FanKuan-Yueh Shen
    • Gennady GoltmanYongping FanKuan-Yueh Shen
    • H03L7/00H03L7/08H03L7/085H03L7/089
    • H03L7/0802H03L7/085H03L7/089H03L7/0895H03L7/093
    • Described is an apparatus to lower power of a charge pump. The apparatus comprises: a first delay unit to receive a reference clock, the first delay unit to provide a delayed reference clock to a first sequential unit; a second delay unit to receive a feedback clock, the second delay unit to provide a delayed feedback clock to a second sequential unit; a first logic unit to receive the reference and feedback clocks, the logic unit to perform a logical OR operation on the received reference and feedback clocks, and to generate a trigger signal for a third sequential unit; and a second logic unit to receive outputs of first and second sequential units, and to generate an output coupled to the third sequential unit.
    • 描述了一种降低电荷泵功率的装置。 所述装置包括:第一延迟单元,用于接收参考时钟,所述第一延迟单元向第一顺序单元提供延迟的参考时钟; 第二延迟单元,用于接收反馈时钟,所述第二延迟单元向第二顺序单元提供延迟的反馈时钟; 用于接收参考和反馈时钟的第一逻辑单元,所述逻辑单元对所接收的参考和反馈时钟执行逻辑或运算,并且产生用于第三顺序单元的触发信号; 以及第二逻辑单元,用于接收第一和第二顺序单元的输出,并且产生耦合到第三顺序单元的输出。