会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Shared resources in a chip multiprocessor
    • 一个芯片多处理器共享资源
    • US07996653B2
    • 2011-08-09
    • US12899979
    • 2010-10-07
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • G06F9/30
    • G06F15/8007
    • In one embodiment, a node comprises a plurality of processor cores and a node controller configured to receive a first read operation addressing a first register. The node controller is configured to return a first value in response to the first read operation, dependent on which processor core transmitted the first read operation. In another embodiment, the node comprises the processor cores and the node controller. The node controller comprises a queue shared by the processor cores. The processor cores are configured to transmit communications at a maximum rate of one every N clock cycles, where N is an integer equal to a number of the processor cores. In still another embodiment, a node comprises the processor cores and a plurality of fuses shared by the processor cores. In some embodiments, the node components are integrated onto a single integrated circuit chip (e.g. a chip multiprocessor).
    • 在一个实施例中,节点包括多个处理器核心和节点控制器,其被配置为接收寻址第一寄存器的第一读取操作。 节点控制器被配置为响应于第一读取操作而返回第一值,取决于哪个处理器核发送第一读取操作。 在另一个实施例中,节点包括处理器核心和节点控制器。 节点控制器包括由处理器核共享的队列。 处理器核被配置为以每N个时钟周期一个最大速率发送通信,其中N是等于处理器核心数的整数。 在另一个实施例中,节点包括处理器核和由处理器核共享的多个保险丝。 在一些实施例中,节点组件被集成到单个集成电路芯片(例如,芯片多处理器)上。
    • 2. 发明授权
    • Shared resources in a chip multiprocessor
    • 一个芯片多处理器共享资源
    • US07383423B1
    • 2008-06-03
    • US10957250
    • 2004-10-01
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • G06F15/00
    • G06F15/8007
    • In one embodiment, a node comprises a plurality of processor cores and a node controller configured to receive a first read operation addressing a first register. The node controller is configured to return a first value in response to the first read operation, dependent on which processor core transmitted the first read operation. In another embodiment, the node comprises the processor cores and the node controller. The node controller comprises a queue shared by the processor cores. The processor cores are configured to transmit communications at a maximum rate of one every N clock cycles, where N is an integer equal to a number of the processor cores. In still another embodiment, a node comprises the processor cores and a plurality of fuses shared by the processor cores. In some embodiments, the node components are integrated onto a single integrated circuit chip (e.g. a chip multiprocessor).
    • 在一个实施例中,节点包括多个处理器核心和节点控制器,其被配置为接收寻址第一寄存器的第一读取操作。 节点控制器被配置为响应于第一读取操作而返回第一值,取决于哪个处理器核发送第一读取操作。 在另一个实施例中,节点包括处理器核心和节点控制器。 节点控制器包括由处理器核共享的队列。 处理器核被配置为以每N个时钟周期一个最大速率发送通信,其中N是等于处理器核心数的整数。 在另一个实施例中,节点包括处理器核和由处理器核共享的多个保险丝。 在一些实施例中,节点组件被集成到单个集成电路芯片(例如,芯片多处理器)上。
    • 3. 发明申请
    • Shared Resources in a Chip Multiprocessor
    • 芯片多处理器中的共享资源
    • US20110024800A1
    • 2011-02-03
    • US12899979
    • 2010-10-07
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • H01L23/52H01L21/326
    • G06F15/8007
    • In one embodiment, a node comprises a plurality of processor cores and a node controller configured to receive a first read operation addressing a first register. The node controller is configured to return a first value in response to the first read operation, dependent on which processor core transmitted the first read operation. In another embodiment, the node comprises the processor cores and the node controller. The node controller comprises a queue shared by the processor cores. The processor cores are configured to transmit communications at a maximum rate of one every N clock cycles, where N is an integer equal to a number of the processor cores. In still another embodiment, a node comprises the processor cores and a plurality of fuses shared by the processor cores. In some embodiments, the node components are integrated onto a single integrated circuit chip (e.g. a chip multiprocessor).
    • 在一个实施例中,节点包括多个处理器核心和节点控制器,其被配置为接收寻址第一寄存器的第一读取操作。 节点控制器被配置为响应于第一读取操作而返回第一值,取决于哪个处理器核发送第一读取操作。 在另一个实施例中,节点包括处理器核心和节点控制器。 节点控制器包括由处理器核共享的队列。 处理器核被配置为以每N个时钟周期一个最大速率发送通信,其中N是等于处理器核心数的整数。 在另一个实施例中,节点包括处理器核和由处理器核共享的多个保险丝。 在一些实施例中,节点组件被集成到单个集成电路芯片(例如,芯片多处理器)上。
    • 4. 发明授权
    • Shared resources in a chip multiprocessor
    • 一个芯片多处理器共享资源
    • US07840780B2
    • 2010-11-23
    • US12098303
    • 2008-04-04
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • G06F9/00
    • G06F15/8007
    • In one embodiment, a node comprises a plurality of processor cores and a node controller configured to receive a first read operation addressing a first register. The node controller is configured to return a first value in response to the first read operation, dependent on which processor core transmitted the first read operation. In another embodiment, the node comprises the processor cores and the node controller. The node controller comprises a queue shared by the processor cores. The processor cores are configured to transmit communications at a maximum rate of one every N clock cycles, where N is an integer equal to a number of the processor cores. In still another embodiment, a node comprises the processor cores and a plurality of fuses shared by the processor cores. In some embodiments, the node components are integrated onto a single integrated circuit chip (e.g. a chip multiprocessor).
    • 在一个实施例中,节点包括多个处理器核心和节点控制器,其被配置为接收寻址第一寄存器的第一读取操作。 节点控制器被配置为响应于第一读取操作而返回第一值,取决于哪个处理器核发送第一读取操作。 在另一个实施例中,节点包括处理器核心和节点控制器。 节点控制器包括由处理器核共享的队列。 处理器核被配置为以每N个时钟周期一个最大速率发送通信,其中N是等于处理器核心数的整数。 在另一个实施例中,节点包括处理器核和由处理器核共享的多个保险丝。 在一些实施例中,节点组件被集成到单个集成电路芯片(例如,芯片多处理器)上。
    • 5. 发明申请
    • Shared Resources in a Chip Multiprocessor
    • 芯片多处理器中的共享资源
    • US20080184009A1
    • 2008-07-31
    • US12098303
    • 2008-04-04
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • William A. HughesVydhyanathan KalyanasundharamKiran K. BondalapatiPhilip E. MadridStephen C. Ennis
    • G06F15/76G06F9/30
    • G06F15/8007
    • In one embodiment, a node comprises a plurality of processor cores and a node controller configured to receive a first read operation addressing a first register. The node controller is configured to return a first value in response to the first read operation, dependent on which processor core transmitted the first read operation. In another embodiment, the node comprises the processor cores and the node controller. The node controller comprises a queue shared by the processor cores. The processor cores are configured to transmit communications at a maximum rate of one every N clock cycles, where N is an integer equal to a number of the processor cores. In still another embodiment, a node comprises the processor cores and a plurality of fuses shared by the processor cores. In some embodiments, the node components are integrated onto a single integrated circuit chip (e.g. a chip multiprocessor).
    • 在一个实施例中,节点包括多个处理器核心和节点控制器,其被配置为接收寻址第一寄存器的第一读取操作。 节点控制器被配置为响应于第一读取操作而返回第一值,取决于哪个处理器核发送第一读取操作。 在另一个实施例中,节点包括处理器核心和节点控制器。 节点控制器包括由处理器核共享的队列。 处理器核被配置为以每N个时钟周期一个最大速率发送通信,其中N是等于处理器核心数的整数。 在另一个实施例中,节点包括处理器核和由处理器核共享的多个保险丝。 在一些实施例中,节点组件被集成到单个集成电路芯片(例如,芯片多处理器)上。
    • 8. 发明申请
    • MEMORY CONTROLLER PRIORITIZATION SCHEME
    • 记忆控制器优先方案
    • US20090049256A1
    • 2009-02-19
    • US11837943
    • 2007-08-13
    • William A. HughesVydhyanathan KalyanasundharamPhilip E. MadridRoger Isaac
    • William A. HughesVydhyanathan KalyanasundharamPhilip E. MadridRoger Isaac
    • G06F12/00
    • G06F13/1626
    • A system includes a processor coupled to a memory through a memory controller. The memory controller includes first and second queues. The memory controller receives memory requests from the processor, assigns a priority to each request, stores each request in the first queue, and schedules processing of the requests based on their priorities. The memory controller changes the priority of a request in the first queue in response to a trigger, sends a next scheduled request from the first queue to the second queue in response to detecting the next scheduled request has the highest priority of any request in the first queue, and sends requests from the second queue to the memory. The memory controller changes the priority of different types of requests in response to different types of triggers. The memory controller maintains a copy of each request sent to the second queue in the first queue.
    • 系统包括通过存储器控制器耦合到存储器的处理器。 存储器控制器包括第一和第二队列。 存储器控制器从处理器接收存储器请求,为每个请求分配优先级,将每个请求存储在第一个队列中,并根据它们的优先级来调度请求的处理。 存储器控制器响应于触发器改变第一队列中的请求的优先级,响应于检测到下一个调度的请求而将下一个调度的请求从第一队列发送到第二队列,该请求具有第一队列中的任何请求的最高优先级 队列,并将请求从第二个队列发送到内存。 内存控制器根据不同类型的触发器更改不同类型请求的优先级。 存储器控制器维护发送到第一队列中的第二队列的每个请求的副本。
    • 9. 发明授权
    • Memory controller prioritization scheme
    • 内存控制器优先级排序方案
    • US07877558B2
    • 2011-01-25
    • US11837943
    • 2007-08-13
    • William A. HughesVydhyanathan KalyanasundharamPhilip E. MadridRoger Isaac
    • William A. HughesVydhyanathan KalyanasundharamPhilip E. MadridRoger Isaac
    • G06F12/00G06F13/00G06F13/28
    • G06F13/1626
    • A system includes a processor coupled to a memory through a memory controller. The memory controller includes first and second queues. The memory controller receives memory requests from the processor, assigns a priority to each request, stores each request in the first queue, and schedules processing of the requests based on their priorities. The memory controller changes the priority of a request in the first queue in response to a trigger, sends a next scheduled request from the first queue to the second queue in response to detecting the next scheduled request has the highest priority of any request in the first queue, and sends requests from the second queue to the memory. The memory controller changes the priority of different types of requests in response to different types of triggers. The memory controller maintains a copy of each request sent to the second queue in the first queue.
    • 系统包括通过存储器控制器耦合到存储器的处理器。 存储器控制器包括第一和第二队列。 存储器控制器从处理器接收存储器请求,为每个请求分配优先级,将每个请求存储在第一个队列中,并根据其优先级对请求进行调度处理。 存储器控制器响应于触发器改变第一队列中的请求的优先级,响应于检测到下一个调度的请求而将下一个调度的请求从第一队列发送到第二队列,该请求具有第一队列中的任何请求的最高优先级 队列,并将请求从第二个队列发送到内存。 内存控制器根据不同类型的触发器更改不同类型请求的优先级。 存储器控制器维护发送到第一队列中的第二队列的每个请求的副本。