会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Reference voltage generator for reading a ROM cell in an integrated
RAM/ROM memory device
    • 用于读取集成RAM / ROM存储器件中的ROM单元的参考电压发生器
    • US6016277A
    • 2000-01-18
    • US884581
    • 1997-06-27
    • George M. AnselJeffery S. HuntSatish SaripellaSudhaker Reddy AnumulaAjay Srikrishna
    • George M. AnselJeffery S. HuntSatish SaripellaSudhaker Reddy AnumulaAjay Srikrishna
    • G11C11/00G11C7/06
    • G11C11/005
    • A reference voltage generator may include an input for receiving a first voltage for input to a sense amp. The reference voltage generator may also include an output for outputting a second voltage for input to the sense amp. The second voltage is influenced by the first voltage. Alternatively, a reference voltage generator may include a first input for receiving a first voltage on a first bitline. The reference voltage generator may also include a first output for outputting a second voltage on a second bitline. The second voltage is influenced by the first voltage. Alternatively, a reference voltage generator may include a first input for receiving a first voltage on a first transmission busline. The voltage generator may also include a first output for outputting a second voltage on a second transmission busline. The second voltage is influenced by the first voltage.
    • 参考电压发生器可以包括用于接收用于输入到感测放大器的第一电压的输入端。 参考电压发生器还可以包括用于输出用于输入到感测放大器的第二电压的输出。 第二电压受第一电压的影响。 或者,参考电压发生器可以包括用于在第一位线上接收第一电压的第一输入。 参考电压发生器还可以包括用于在第二位线上输出第二电压的第一输出。 第二电压受第一电压的影响。 或者,参考电压发生器可以包括用于在第一传输总线上接收第一电压的第一输入。 电压发生器还可以包括用于在第二传输总线上输出第二电压的第一输出。 第二电压受第一电压的影响。
    • 6. 发明授权
    • Programmable phase locked-loop filter architecture for a range selectable bandwidth
    • 可编程锁相环滤波器架构,可用于可选带宽范围
    • US06630860B1
    • 2003-10-07
    • US09666353
    • 2000-09-20
    • Sudhaker Reddy AnumulaThomas Clark Bryan
    • Sudhaker Reddy AnumulaThomas Clark Bryan
    • H03K500
    • H03H11/1291H03L7/093
    • A programmable phase locked-loop (PLL) active filter circuit is provided which includes networks of cooperating bandwidth tuning components to select bandwidth ranges. The values and arrangement of the network of selectable series input (R1) resistors are chosen to be useful in both low band and high band settings. Likewise, the opamp network of feedback resistors (R2) and capacitors (C1) values are chosen to be useful in both low band and high band applications, automatically pairing with the R1 selection in response to a bandwidth range selection. These tuning components, internal to an integrated circuit, can be used for a plurality of wideband loops. External components can be used to supplement the internal components for low and high bandwidth applications.
    • 提供了可编程锁相环(PLL)有源滤波器电路,其包括协作带宽调谐组件的网络以选择带宽范围。 可选串联输入(R1)电阻网络的值和布置被选择为在低频和高频带设置中都有用。 同样,反馈电阻(R2)和电容器(C1)值的运算放大器网络被选择为在低频带和高频带应用中都有用,响应于带宽范围选择自动与R1选择配对。 集成电路内部的这些调谐组件可用于多个宽带环路。 外部组件可用于补充低带宽和高带宽应用的内部组件。
    • 8. 发明授权
    • Read only/random access memory architecture and methods for operating
same
    • 只读/随机访问存储器架构和操作方法
    • US5880999A
    • 1999-03-09
    • US884561
    • 1997-06-27
    • George M. AnselJeffery S. HuntSatish SaripellaSudhaker Reddy AnumulaAjay Srikrishna
    • George M. AnselJeffery S. HuntSatish SaripellaSudhaker Reddy AnumulaAjay Srikrishna
    • G11C11/00G11C16/04
    • G11C11/005
    • A memory device includes a random access memory (RAM) cell accessible through a RAM wordline and coupled between first and second bitlines; a read only memory (ROM) cell accessible through a ROM wordline and having an output coupled to the first bitline and an input configured to receive a first voltage signal; and a reference voltage generator having a first input coupled to the first bitline, a second input configured to receive the first voltage signal, and an output coupled to the second bitline. The memory device may further include a bitline load having an output coupled to the first bitline. A virtual ground driver configured to produce the first voltage signal may be coupled to the input of the read only memory cell. Further, column select pass gates configured to be under the control of a logic signal and having a first input coupled to the first bitline, a second input coupled to the second bitline, a first output and a second output may be provided. A sense amplifier having a first input coupled to the first output of the column select pass gates and a second input coupled to the second output of the column select pass gates may be included in the memory device. The memory device may be read by modulating a first voltage input to the sense amplifier using a second voltage input to the sense amplifier.
    • 存储器件包括通过RAM字线可访问并耦合在第一和第二位线之间的随机存取存储器(RAM)单元; 只读存储器(ROM)单元,可通过ROM字线访问并且具有耦合到第一位线的输出和被配置为接收第一电压信号的输入; 以及参考电压发生器,其具有耦合到第一位线的第一输入,被配置为接收第一电压信号的第二输入和耦合到第二位线的输出。 存储器件还可以包括具有耦合到第一位线的输出的位线负载。 配置为产生第一电压信号的虚拟接地驱动器可以耦合到只读存储器单元的输入。 此外,列选择通道门被配置为处于逻辑信号的控制下,并且具有耦合到第一位线的第一输入,耦合到第二位线的第二输入,第一输出和第二输出。 具有耦合到列选择通过门的第一输出的第一输入和耦合到列选择通道的第二输出的第二输入的读出放大器可以包括在存储器件中。 可以通过使用输入到读出放大器的第二电压调制对读出放大器的第一电压输入来读取存储器件。
    • 9. 发明授权
    • Method and circuit for producing a reference frequency signal using a reference frequency doubler having frequency selection controls
    • 使用具有频率选择控制的参考倍频器产生参考频率信号的方法和电路
    • US06720806B1
    • 2004-04-13
    • US10132463
    • 2002-04-25
    • Allen Carl MerrillJoseph James BalardetaSudhaker Reddy Anumula
    • Allen Carl MerrillJoseph James BalardetaSudhaker Reddy Anumula
    • H03B1900
    • H03L7/18H03K5/00006H03L2207/10
    • Circuitry for a phase locked loop (PLL) includes a reference signal input and a frequency doubler. The output of the frequency doubler is a second reference signal having a frequency that is approximately twice that of the initial reference signal, and which is fed into the PLL. The frequency doubler includes a first delay circuit having an input coupled to the input of the frequency doubler; and an XOR circuit having a first input coupled to an output of the delay circuit and a second input coupled to the input of the frequency doubler. The frequency doubler can include one or more additional delay circuits in series after the first delay circuit, the output of which is provided to a multiplexer. The multiplexer includes a selection signal input for selecting an output from at least one of the delay circuits to be provided to the XOR circuit. The frequency doubler allows the PLL to have a smaller feedback divider ratio and a higher loop gain for reducing jitter. The frequency doubler is provided with selection control for programming multiple frequencies.
    • 锁相环(PLL)的电路包括参考信号输入和倍频器。 倍频器的输出是具有大约是初始参考信号的两倍的频率并被馈送到PLL的第二参考信号。 倍频器包括具有耦合到倍频器的输入的输入的第一延迟电路; 以及具有耦合到延迟电路的输出的第一输入和耦合到倍频器的输入的第二输入的XOR电路。 倍频器可以包括在第一延迟电路之后串联的一个或多个附加延迟电路,其输出被提供给多路复用器。 多路复用器包括选择信号输入,用于选择要提供给异或电路的至少一个延迟电路的输出。 倍频器允许PLL具有较小的反馈分频比和较高的环路增益,以减少抖动。 倍频器具有用于编程多个频率的选择控制。