会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • 32-bit and 64-bit dual mode rotator
    • 32位和64位双模旋转器
    • US06393446B1
    • 2002-05-21
    • US09343450
    • 1999-06-30
    • Sang Hoo DhongHung Cai NgoJaehong ParkJoel Abraham Silberman
    • Sang Hoo DhongHung Cai NgoJaehong ParkJoel Abraham Silberman
    • G06F700
    • G06F7/762G06F5/015
    • A dual mode rotator capable of performing 32-bit and 64-bit rotation. According to a preferred embodiment, the dual mode rotator includes a first, second, and third rotator units wherein each rotator has a plurality of inputs and outputs. The inputs of the second rotator are operatively connected to the corresponding outputs of the first rotator unit. The inputs of the third rotator unit are operatively connected to the corresponding outputs of the second rotator. Responsive to selection of 32-bit rotation mode, the upper half of the inputs to the first rotator are zero and the lower half of the outputs of the third rotator are replicated in the upper half of the outputs of the third rotator.
    • 能够执行32位和64位旋转的双模旋转器。 根据优选实施例,双模旋转器包括第一,第二和第三旋转单元,其中每个旋转器具有多个输入和输出。 第二旋转器的输入可操作地连接到第一旋转单元的相应输出端。 第三旋转单元的输入可操作地连接到第二旋转器的相应输出。 响应于选择32位旋转模式,第一旋转器的输入的上半部分为零,并且第三旋转器的输出的下半部分被复制在第三旋转器的输出的上半部分中。
    • 2. 发明授权
    • High-speed binary adder
    • 高速二进制加法器
    • US5964827A
    • 1999-10-12
    • US971653
    • 1997-11-17
    • Hung Cai NgoSang Hoo DhongJoel Abraham Silberman
    • Hung Cai NgoSang Hoo DhongJoel Abraham Silberman
    • G06F7/50G06F7/508G06F7/52
    • G06F7/508
    • A high-speed carry-lookahead binary adder is disclosed. The binary adder includes multiple rows of carry-lookahead circuits, a half-sum module, and a sum/carry module. A first carry-lookahead circuit row includes multiple four-bit group generate circuits and multiple four-bit group propagate circuits. Each of the four-bit group generate circuits produces a generate signal for a corresponding bit location. Each of the four-bit group propagate circuits produces a propagate signal for a corresponding bit location. The half-sum module is utilized to generate a half-sum signal. By utilizing the half-sum signal, the generate signals, and the propagate signals, the sum/carry module generates sum signals and a carry signal.
    • 公开了一种高速进位 - 前瞻二进制加法器。 二进制加法器包括多行进位查找电路,半和模块和和/进位模块。 第一进位 - 前瞻电路行包括多个四位组生成电路和多个四位组传播电路。 四位组生成电路中的每一个产生相应位位置的生成信号。 四位组传播电路中的每一个产生用于相应位位置的传播信号。 半和模块用于产生半和信号。 通过利用半和信号,生成信号和传播信号,和/进位模块产生和信号和进位信号。
    • 5. 发明授权
    • Wire trimmed programmable logic array
    • 电线修剪可编程逻辑阵列
    • US07225422B2
    • 2007-05-29
    • US10464879
    • 2003-06-19
    • Robert John BuckiSang Hoo DhongJoel Abraham SilbermanOsamu Takahashi
    • Robert John BuckiSang Hoo DhongJoel Abraham SilbermanOsamu Takahashi
    • G06F17/50
    • G06F17/5054
    • A method of designing a logic circuit includes providing a leaf cell having at least one transistor. The leaf is suitable for use as a 1-cell or a 0-cell in the logic circuit. A first array of abutting leaf cells is tiled using at least one 1-cell and at least one 0-cell to define at least one logical expression by the relative positions of the array cells. Length optimized interconnects are added to the array. Each length optimized interconnect terminates at a last leaf cell in the array to which the interconnect makes contact. The leaf cell may be a floating leaf cell in which any pair of abutting cells are electrically isolated from one another until the length optimized interconnects are added to the design. The leaf cell array likely includes a set of rows and a set of columns in which the leaf cells in each row and the set of columns each correspond to an input of the logical expression.
    • 设计逻辑电路的方法包括提供具有至少一个晶体管的叶单元。 叶片适用于逻辑电路中的1单元或0单元。 使用至少一个1-单元和至少一个O单元来平铺第一对接叶单元阵列以通过阵列单元的相对位置限定至少一个逻辑表达式。 长度优化的互连将添加到阵列中。 每个长度优化的互连终止于互连接触到的阵列中的最后一个叶单元格。 叶细胞可以是浮叶细胞,其中任何一对邻接细胞彼此电隔离,直到长度优化的互连被添加到设计中。 叶单元阵列可能包括一组行和一组列,其中每行中的叶单元和列组各自对应于逻辑表达式的输入。
    • 7. 发明授权
    • Unified local clock buffer structures
    • 统一本地时钟缓冲结构
    • US06825695B1
    • 2004-11-30
    • US10455170
    • 2003-06-05
    • Sang Hoo DhongJoel Abraham SilbermanOsamu TakahashiJames Douglas WarnockDieter Wendel
    • Sang Hoo DhongJoel Abraham SilbermanOsamu TakahashiJames Douglas WarnockDieter Wendel
    • H03K19096
    • G06F1/10
    • Several local clock buffers are disclosed, each including an input section and an output section. The input sections are substantially identical, and include control logic and gating logic. The control logic produces a gating signal dependent upon multiple control signals and a time-delayed global clock signal. The gating logic produces an intermediate clock signal dependent upon the global clock signal and the gating signal. The output section produces at least one local clock signal dependent upon the intermediate clock signal. In one embodiment, the output section produces a first local clock signal dependent upon the intermediate clock signal and a second local clock signal dependent upon the first local clock signal. In another embodiment, the gating logic produces the intermediate clock signal dependent upon the global clock and gating signals and a feedback signal. The output section produces the feedback signal and one or more local clock signals.
    • 公开了几个本地时钟缓冲器,每个本地时钟缓冲器包括输入部分和输出部分。 输入部分基本相同,包括控制逻辑和门控逻辑。 控制逻辑产生取决于多个控制信号和时间延迟的全局时钟信号的选通信号。 门控逻辑产生取决于全局时钟信号和门控信号的中间时钟信号。 输出部分根据中间时钟信号产生至少一个本地时钟信号。 在一个实施例中,输出部分产生取决于中间时钟信号的第一本地时钟信号和取决于第一本地时钟信号的第二本地时钟信号。 在另一个实施例中,选通逻辑根据全局时钟和门控信号以及反馈信号产生中间时钟信号。 输出部分产生反馈信号和一个或多个本地时钟信号。
    • 8. 发明授权
    • Set-associative cache memory having a built-in set prediction array
    • 具有内置集预测阵列的组相关高速缓冲存储器
    • US06356990B1
    • 2002-03-12
    • US09496474
    • 2000-02-02
    • Naoaki AokiSang Hoo DhongNobuo KojimaJoel Abraham Silberman
    • Naoaki AokiSang Hoo DhongNobuo KojimaJoel Abraham Silberman
    • G06F1208
    • G06F12/1054G06F12/0864G06F2212/6082Y02D10/13
    • A set-associative cache memory having a built-in set prediction array is disclosed. The cache memory can be accessed via an effective address having a tag field, a line index field, and a byte field. The cache memory includes a directory, a memory array, a translation lookaside buffer, and a set prediction array. The memory array is associated with the directory such that each tag entry within the directory corresponds to a cache line within the memory array. In response to a cache access by an effective address, the translation lookaside buffer determines whether or not the data associated with the effective address is stored within the memory array. The set prediction array is built-in within the memory array such that an access to a line entry within the set prediction array can be performed in a same access cycle as an access to a cache line within the memory array.
    • 公开了一种具有内置设置预测阵列的组合高速缓存存储器。 可以通过具有标签字段,行索引字段和字节字段的有效地址访问高速缓冲存储器。 高速缓冲存储器包括目录,存储器阵列,翻译后备缓冲器和设置预测阵列。 存储器阵列与目录相关联,使得目录中的每个标签条目对应于存储器阵列内的高速缓存行。 响应于通过有效地址的高速缓存访​​问,转换后备缓冲器确定与有效地址相关联的数据是否存储在存储器阵列内。 集合预测阵列内置在存储器阵列内,使得可以在与存储器阵列内的高速缓存行的访问相同的访问周期中执行对集合预测阵列内的行条目的访问。