会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Mobile communication end device with low power operation mode
    • 移动通信终端设备具有低功耗操作模式
    • US5623533A
    • 1997-04-22
    • US621896
    • 1996-03-26
    • Takafumi KikuchiYuji HatanoKoichi SekiMasanori OtsukaMasao HottaYasuyuki Murakami
    • Takafumi KikuchiYuji HatanoKoichi SekiMasanori OtsukaMasao HottaYasuyuki Murakami
    • H04B1/16H04W52/00H04Q7/32
    • H04W52/029Y02B60/50
    • In a mobile wireless communication end device having an electric power source including a cell, and a signal processing part and a transmitting-receiving part, to which electric power is applied from the electric power source, operation is performed in operation mode selected previously by the user when voltage of the electric power source is dropped. The signal processing part and the transmitting-receiving part have a normal operation mode operating at normal electric power and a low power operation mode operating at electric power lower than the normal operation mode. The mobile wireless communication end device includes operation mode setting apparatus for previously setting the operation mode of the device, observing apparatus for observing the voltage of the cell of the electric power source and generating a low power operation request signal when the voltage becomes a prescribed value or less, and apparatus for changing the signal processing part and the transmitting-receiving part to low power operation mode, when the low power operation mode is set by the operation mode setting means and the low power operation request signal is generated by the observing apparatus.
    • 在具有包括单元的电源的移动无线通信终端装置以及从电源向其施加电力的信号处理部和发送接收部,在以前由 用户当电源的电压下降时。 信号处理部分和发送接收部分具有在正常工作模式下操作的正常操作模式和低于正常操作模式的电力操作的低功率操作模式。 移动无线通信终端装置包括用于预先设定装置的操作模式的操作模式设置装置,用于观察电源单元的电压的观察装置,并且当电压变为规定值时产生低功率操作请求信号 以及当由操作模式设置装置设置低功率操作模式并且由观察装置产生低功率操作请求信号时,将信号处理部分和发送接收部分改变为低功率操作模式的装置 。
    • 7. 发明授权
    • Analog to digital converter
    • 模数转换器
    • US4939518A
    • 1990-07-03
    • US248374
    • 1988-09-23
    • Masao HottaToshihiko ShimizuKenzi MaioYoshito Nejime
    • Masao HottaToshihiko ShimizuKenzi MaioYoshito Nejime
    • H03M1/12H03M1/20H03M1/36
    • H03M1/206H03M1/1235H03M1/365
    • In a cyclic averaging analog to digital converter, reference voltages having a plurality of levels, each of which is inputted to one of a plurality of comparators in a flash type analog to digital converter, are shifted cyclically by a small voltage, and the outputs of the flash type analog to digital converter are added for every shift cycle in order to obtain an output digital signal. The outputs of a voltage dividing circuit provide the reference voltages with N levels, the levels differing cyclically by a small voltage. The N reference voltages are divided into groups, each of which consists of M elements N/M, switches are provided each of which selects one of the reference voltages one after another for an associated group N/M reference voltages are thus selected by these switches and are supplied to the comparators.
    • 在循环平均模数转换器中,具有多个电平的参考电压,每个电平被输入到闪存类型模数转换器中的多个比较器中的一个,周期性地被小电压移位,并且输出 为每个移位周期添加闪存型模数转换器,以获得输出数字信号。 分压电路的输出为N个电平提供参考电压,该电平周期性地受到小电压的限制。 N个参考电压被分成组,每个组由M个元件N / M组成,提供开关,每个选择一个参考电压一个接一个地为相关联的组N / M参考电压由这些开关选择 并提供给比较器。
    • 8. 发明申请
    • ANALOG-TO-DIGITAL CONVERTER
    • 模拟数字转换器
    • US20110090103A1
    • 2011-04-21
    • US12907629
    • 2010-10-19
    • Masao HottaTatsuji Matsuura
    • Masao HottaTatsuji Matsuura
    • H03M1/00
    • H03M1/144
    • A sequential comparison-type analog-to-digital converter (ADC) that has improved precision and which is capable of high-speed operation is disclosed, the analog-to-digital converter comprising a digital-to-analog converter that outputs a plurality of different reference analog signals according to a multibit digital signal, a plurality of comparators that compare an input analog signal with the plurality of reference analog signals, and a sequential comparison control circuit that changes bit values of the multibit digital signal in order from higher bits so that at least one of the plurality of reference analog signals becomes closer to the input analog signal and decides the bit values in order from higher bits based on the comparison results and at the same time, correcting the decided higher bit values, wherein the sequential comparison control circuit decides the bit values of the multibit digital signal down to a predetermined bit based on the comparison results of the plurality of comparators and at the same time, correcting the bit values, and decides the bits lower than the predetermined bit based on the comparison result of one of the plurality of comparators.
    • 公开了一种具有改进的精度并且能够进行高速操作的顺序比较型模数转换器(ADC),该模数转换器包括数/模转换器,其输出多个 根据多位数字信号的不同参考模拟信号,将输入模拟信号与多个参考模拟信号进行比较的多个比较器,以及从高位开始依次改变多位数字信号的位值的顺序比较控制电路 多个参考模拟信号中的至少一个变得更靠近输入模拟信号,并且基于比较结果从较高位确定比特值,并且同时校正所确定的较高比特值,其中顺序比较 控制电路基于多个比较结果将多位数字信号的位值判定为预定位 并且同时校正位值,并且基于多个比较器之一的比较结果来确定比预定位低的位。
    • 10. 发明授权
    • Two-step parallel analog to digital converter
    • 两级并行模数转换器
    • US4875048A
    • 1989-10-17
    • US237757
    • 1988-08-29
    • Toshihiko ShimizuMasao HottaKenji Maio
    • Toshihiko ShimizuMasao HottaKenji Maio
    • H03M1/14H03M1/00H03M1/10
    • H03M1/10H03M1/16H03M1/361
    • In a two-step parallel analog to digital converter of the type in which a first flash-type A/D converter determines the upper significant bits of a digital signal output having a desired number of bits and after a quantizing error of the first flash-type A/D converter has been determined from the difference between a value obtained by reconverting the upper significant bits to an analog value and the input analog value a second flash-type A/D converter subjects the quantizing error to A/D conversion to determine a digital output of the remaining lower significant bits, a gain correcting circuit is additionally provided to automatically establish a gain of a D/A converter for reconverting the upper significant bits to an analog value on the basis of a reference voltage applied to the first flash-type A/D converter. Moreover, a reference voltage generating circuit is additionally provided to establish upper and lower reference voltages of a second flash-type A/D converter for determining lower significant bits on the basis of the step voltage of the DAC output.
    • 在两级并行模数转换器中,其中第一闪存型A / D转换器确定具有所需位数的数字信号输出的高有效位,并且在第一闪存型A / D转换器的量化误差之后, 已经根据通过将高有效位重新转换为模拟值而获得的值与输入模拟值之间的差确定了A / D转换器,第二闪存型A / D转换器将量化误差对A / D转换进行测量,以确定 附加提供增益校正电路以自动建立D / A转换器的增益,用于根据施加到第一闪存的参考电压将高有效位重新转换为模拟值 型A / D转换器。 此外,另外提供参考电压产生电路以建立第二闪存型A / D转换器的上限和下限参考电压,用于基于DAC输出的阶跃电压来确定较低有效位。