会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • SEMICONDUCTOR STRUCTURE FOR FUSE AND ANTI-FUSE APPLICATIONS
    • 用于保险丝和抗 - 保险丝应用的半导体结构
    • US20080296728A1
    • 2008-12-04
    • US11755995
    • 2007-05-31
    • Chih-Chao YangDaniel C. EdelsteinJack A. MandelmanLouis L. Hsu
    • Chih-Chao YangDaniel C. EdelsteinJack A. MandelmanLouis L. Hsu
    • H01L23/525H01L21/768
    • H01L23/5256H01L23/5252H01L2924/0002H01L2924/00
    • A fuse/anti-fuse structure is provided in which programming of the anti-fuse is caused by an electromigation induced hillock that is formed adjacent to the fuse element. The hillock ruptures a thin diffusion barrier located on the sidewalls of the fuse element and the conductive material within the fuse element diffuses into the adjacent dielectric material. The fuse element includes a conductive material located within a line opening which includes a first diffusion barrier having a first thickness located on sidewalls and a bottom wall of the line opening. The anti-fuse element includes the conductive material located within a combined via and line opening which includes the first diffusion barrier located on sidewalls and a bottom wall of the combined via and line opening and a second diffusion barrier having a second thickness that is greater than the first thickness located on the first diffusion barrier.
    • 提供了一种保险丝/反熔丝结构,其中抗熔丝的编程由邻近熔丝元件形成的电动诱发小丘引起。 小丘破裂位于熔丝元件的侧壁上的薄的扩散阻挡层,并且熔丝元件内的导电材料扩散到相邻的介电材料中。 保险丝元件包括位于线路开口内的导电材料,该导电材料包括具有第一厚度的第一扩散阻挡层,位于侧壁上的第一厚度和线路开口的底壁。 抗熔丝元件包括位于组合的通孔和线路开口内的导电材料,其包括位于组合的通路和线路开口的侧壁上的第一扩散阻挡层和具有大于第二扩散阻挡层的第二厚度的第二扩散阻挡层 第一厚度位于第一扩散阻挡层上。
    • 3. 发明授权
    • Semiconductor structure for fuse and anti-fuse applications
    • 保险丝和反熔丝应用的半导体结构
    • US07572682B2
    • 2009-08-11
    • US11755995
    • 2007-05-31
    • Chih-Chao YangDaniel C. EdelsteinJack A. MandelmanLouis L. Hsu
    • Chih-Chao YangDaniel C. EdelsteinJack A. MandelmanLouis L. Hsu
    • H01L21/82
    • H01L23/5256H01L23/5252H01L2924/0002H01L2924/00
    • A fuse/anti-fuse structure is provided in which programming of the anti-fuse is caused by an electromigation induced hillock that is formed adjacent to the fuse element. The hillock ruptures a thin diffusion barrier located on the sidewalls of the fuse element and the conductive material within the fuse element diffuses into the adjacent dielectric material. The fuse element includes a conductive material located within a line opening which includes a first diffusion barrier having a first thickness located on sidewalls and a bottom wall of the line opening. The anti-fuse element includes the conductive material located within a combined via and line opening which includes the first diffusion barrier located on sidewalls and a bottom wall of the combined via and line opening and a second diffusion barrier having a second thickness that is greater than the first thickness located on the first diffusion barrier.
    • 提供了一种保险丝/反熔丝结构,其中抗熔丝的编程由邻近熔丝元件形成的电动诱发小丘引起。 小丘破裂位于熔丝元件的侧壁上的薄的扩散阻挡层,并且熔丝元件内的导电材料扩散到相邻的介电材料中。 保险丝元件包括位于线路开口内的导电材料,该导电材料包括具有第一厚度的第一扩散阻挡层,位于侧壁上的第一厚度和线路开口的底壁。 抗熔丝元件包括位于组合的通孔和线路开口内的导电材料,其包括位于组合的通路和线路开口的侧壁上的第一扩散阻挡层和具有大于第二扩散阻挡层的第二厚度的第二扩散阻挡层 第一厚度位于第一扩散阻挡层上。
    • 9. 发明授权
    • Selective reduction of sidewall slope on isolation edge
    • 隔离边缘侧壁倾斜的选择性减小
    • US06228745B1
    • 2001-05-08
    • US09460134
    • 1999-12-13
    • Donald C. WheelerLouis L. HsuJack A. MandelmanRebecca D. Mih
    • Donald C. WheelerLouis L. HsuJack A. MandelmanRebecca D. Mih
    • H01L2176
    • H01L21/76232Y10S438/947
    • Disclosed is a semiconductor structure which comprises a transistor having a source implantation and a drain implantation formed in a semiconductor substrate. The transistor further comprises a gate electrode, a gate oxide, and an active area. The source implantation and drain implantation are situated on opposite sides of said active area, and said gate oxide and gate electrode are situated on top of said active region. The transistor further comprises two trench isolations adjacent to said active area, wherein said trench isolations are situated on opposite sides of said active area such that a sidewall of each trench serves as interface to said active area, at least one of said sidewalls of said trench isolations which serves as interface to said active area being sloped having a slope between 90° and 150°, said trench isolations and source implantation and drain implantation enclosing said active area on four sides.
    • 公开了一种半导体结构,其包括在半导体衬底中形成的源极注入和漏极注入的晶体管。 晶体管还包括栅电极,栅极氧化物和有源区。 源极注入和漏极注入位于所述有源区的相对侧,并且所述栅极氧化物和栅电极位于所述有源区的顶部。 晶体管还包括与所述有源区相邻的两个沟槽隔离,其中所述沟槽隔离位于所述有源区的相对侧,使得每个沟槽的侧壁用作与所述有源区的界面,所述沟槽的至少一个侧壁 用作与所述有源区的界面的隔离具有倾斜的90°至150°之间的斜率,所述沟槽隔离和源极注入和漏极注入在四个侧面上包围所述有源区。