会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Clocking an I/O buffer, having a selectable phase difference from the system clock, to and from a remote I/O buffer clocked in phase with the system clock
    • 将具有与系统时钟的可选择的相位差的I / O缓冲器与与系统时钟同步的远程I / O缓冲器进行时钟
    • US06748549B1
    • 2004-06-08
    • US09604049
    • 2000-06-26
    • Chi-Yeu ChaoChee How LimKeng L. WongSongmin KimGregory F. Taylor
    • Chi-Yeu ChaoChee How LimKeng L. WongSongmin KimGregory F. Taylor
    • G06F104
    • G01R31/31937
    • Input/output (I/O) clock phase adjustment circuitry for use with I/O buffer circuitry of an integrated circuit chip. In one embodiment, an integrated circuit chip includes a phase adjustment circuit coupled to receive a system clock. The phase adjustment circuit generates an I/O clock coupled to be received by an I/O buffer circuit of an integrated circuit chip for I/O data transfers in a system. The phase adjustment circuit includes a phase locked loop (PLL) circuit coupled to receive the system clock through a first delay circuit. The I/O clock generated by the PLL circuit is received through a second delay circuit at a feedback clock input of the PLL circuit. The first and second delay circuits are used to control the phase of the I/O clock generated by the PLL circuit relative to the system clock. In one embodiment, a third delay circuit is included in an I/O data path of the I/O buffer circuit of the integrated circuit. The third delay circuit enables input and output data transmissions from the integrated circuit to be clocked, in effect, out of phase with the I/O clock generated by phase adjustment circuit.
    • 输入/输出(I / O)时钟相位调整电路,用于集成电路芯片的I / O缓冲电路。 在一个实施例中,集成电路芯片包括耦合以接收系统时钟的相位调整电路。 相位调整电路产生I / O时钟,I / O时钟由系统中用于I / O数据传输的集成电路芯片的I / O缓冲电路接收。 相位调整电路包括锁相环(PLL)电路,其被耦合以通过第一延迟电路接收系统时钟。 由PLL电路产生的I / O时钟通过PLL电路的反馈时钟输入端的第二延迟电路接收。 第一和第二延迟电路用于控制PLL电路相对于系统时钟产生的I / O时钟的相位。 在一个实施例中,第三延迟电路包括在集成电路的I / O缓冲电路的I / O数据路径中。 第三延迟电路使得来自集成电路的输入和输出数据传输被实时地与由相位调整电路产生的I / O时钟异相。
    • 4. 发明授权
    • Input circuit with switched reference signals
    • 具有开关参考信号的输入电路
    • US06781428B2
    • 2004-08-24
    • US09894188
    • 2001-06-27
    • Chi-Yeu ChaoGregory F. Taylor
    • Chi-Yeu ChaoGregory F. Taylor
    • H03K3037
    • H03K3/3565
    • An input circuit includes a comparator circuit and a multi-reference circuit. The input circuit receives an input signal and generates an output signal as a function of the input signal and a reference signal received from the multi-reference circuit. The comparator circuit detects a crossing of the input signal relative to the reference signal and causes a corresponding transition of the output signal. In response to the transition of the output signal, the multi-reference circuit provides a different reference signal to the comparator circuit. The reference signals provided by the multi-reference circuit are selected to create hysteresis in the operation of the input circuit.
    • 输入电路包括比较器电路和多参考电路。 输入电路接收输入信号,并产生作为输入信号和从多参考电路接收的参考信号的函数的输出信号。 比较器电路检测输入信号相对于参考信号的交叉,并引起输出信号的相应转变。 响应于输出信号的转变,多参考电路向比较器电路提供不同的参考信号。 选择由多参考电路提供的参考信号以在输入电路的操作中产生滞后。