会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 8. 发明授权
    • Dummy cell structure for 1T1C FeRAM cell array
    • US06721200B2
    • 2004-04-13
    • US10397909
    • 2003-03-26
    • Akitoshi NishimuraYukio FukudaKatsuhiro Aoki
    • Akitoshi NishimuraYukio FukudaKatsuhiro Aoki
    • G11C1122
    • G11C11/22G11C7/14
    • A ferroelectric memory structure is described for the 1T1C arrangement in a ferroelectric capacitor cell array for FeRAM memory device applications. The device structure provides an accurate reference voltage and a simple sensing scheme for the sense amplifier used for reading the state of a target memory cell of the FeRAM array. A reference circuit generates a reference voltage which is a function of a charge shared between a plurality of FeRAM dummy cells. Each dummy cell of the plurality of FeRAM dummy cells is selectively coupleable to a plurality of bitlines. A shorting transistor in the reference circuit couples two bitlines or two bitline-bars neighboring the selected target memory cell. One dummy cell is coupled to a select one of the two shorted bitlines or bitline-bars, and another dummy cell is coupled to a another of the two shorted bitlines or bitline-bars, wherein at least one dummy cell is biased to a “0” state, and at least one other dummy cell is biased to a “1” state. As charge sharing takes place between the bias states of the dummy cells and the shorted bitlines, an averaged reference voltage is produced which is substantially centered between the “0” or “1” states. A sense amplifier receives a sense signal from the target memory cell on an associated bitline, and the averaged reference voltage is received on another bitline input of the sense amplifier. Thus, a new ferroelectric memory structure provides a centered reference voltage and a simple sensing scheme for the accurate sensing of the logic state of an FeRAM 1T1C cell for a read operation.
    • 9. 发明授权
    • Dummy cell structure for 1T1C FeRAM cell array
    • 1T1C FeRAM单元阵列的虚拟单元结构
    • US06728128B2
    • 2004-04-27
    • US10397878
    • 2003-03-26
    • Akitoshi NishimuraYukio FukudaKatsuhiro Aoki
    • Akitoshi NishimuraYukio FukudaKatsuhiro Aoki
    • G11C1122
    • G11C11/22G11C7/14
    • A ferroelectric memory structure is described for the 1T1C arrangement in a ferroelectric capacitor cell array for FeRAM memory device applications. The device structure provides an accurate reference voltage and a simple sensing scheme for the sense amplifier used for reading the state of a target memory cell of the FeRAM array. A reference circuit generates a reference voltage which is a function of a charge shared between a plurality of FeRAM dummy cells. Each dummy cell of the plurality of FeRAM dummy cells is selectively coupleable to a plurality of bitlines. A shorting transistor in the reference circuit couples two bitlines or two bitline-bars neighboring the selected target memory cell. One dummy cell is coupled to a select one of the two shorted bitlines or bitline-bars, and another dummy cell is coupled to a another of the two shorted bitlines or bitline-bars, wherein at least one dummy cell is biased to a “0” state, and at least one other dummy cell is biased to a “1” state. As charge sharing takes place between the bias states of the dummy cells and the shorted bitlines, an averaged reference voltage is produced which is substantially centered between the “0” or “1” states. A sense amplifier receives a sense signal from the target memory cell on an associated bitline, and the averaged reference voltage is received on another bitline input of the sense amplifier. Thus, a new ferroelectric memory structure provides a centered reference voltage and a simple sensing scheme for the accurate sensing of the logic state of an FeRAM 1T1C cell for a read operation.
    • 对于FeRAM存储器件应用的铁电电容器单元阵列中的1T1C布置描述了铁电存储器结构。 器件结构为读取FeRAM阵列的目标存储单元的状态的读出放大器提供精确的参考电压和简单的感测方案。 参考电路产生参考电压,其是在多个FeRAM虚拟单元之间共享的电荷的函数。 多个FeRAM虚拟单元中的每个虚拟单元选择性地耦合到多个位线。 参考电路中的短路晶体管将与所选择的目标存储器单元相邻的两个位线或两个位线条耦合。 一个虚拟单元耦合到两个短路位线或位线条中的选择一个,另一个虚设单元耦合到两个短路位线或位线条中的另一个,其中至少一个虚设单元偏置为“0” “状态,并且至少一个其他虚拟单元被偏置到”1“状态。 由于在虚设单元的偏置状态和短路位线之间发生电荷共享,产生基本上以“0”或“1”状态为中心的平均参考电压。 感测放大器在相关联的位线上接收来自目标存储器单元的感测信号,并且平均参考电压在读出放大器的另一位线输入端上被接收。 因此,新的铁电存储器结构提供了居中的参考电压和用于精确检测用于读取操作的FeRAM 1T1C单元的逻辑状态的简单感测方案。
    • 10. 发明授权
    • Dummy cell structure for 1T1C FeRAM cell array
    • US06724646B2
    • 2004-04-20
    • US10397409
    • 2003-03-26
    • Akitoshi NishimuraYukio FukudaKatsuhiro Aoki
    • Akitoshi NishimuraYukio FukudaKatsuhiro Aoki
    • G11C1122
    • G11C11/22G11C7/14
    • A ferroelectric memory structure is described for the 1T1C arrangement in a ferroelectric capacitor cell array for FeRAM memory device applications. The device structure provides an accurate reference voltage and a simple sensing scheme for the sense amplifier used for reading the state of a target memory cell of the FeRAM array. A reference circuit generates a reference voltage which is a function of a charge shared between a plurality of FeRAM dummy cells. Each dummy cell of the plurality of FeRAM dummy cells is selectively coupleable to a plurality of bitlines. A shorting transistor in the reference circuit couples two bitlines or two bitline-bars neighboring the selected target memory cell. One dummy cell is coupled to a select one of the two shorted bitlines or bitline-bars, and another dummy cell is coupled to a another of the two shorted bitlines or bitline-bars, wherein at least one dummy cell is biased to a “0” state, and at least one other dummy cell is biased to a “1” state. As charge sharing takes place between the bias states of the dummy cells and the shorted bitlines, an averaged reference voltage is produced which is substantially centered between the “0” or “1” states. A sense amplifier receives a sense signal from the target memory cell on an associated bitline, and the averaged reference voltage is received on another bitline input of the sense amplifier. Thus, a new ferroelectric memory structure provides a centered reference voltage and a simple sensing scheme for the accurate sensing of the logic state of an FeRAM 1T1C cell for a read operation.