会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • NROM device
    • NROM设备
    • US07119396B2
    • 2006-10-10
    • US10962008
    • 2004-10-08
    • Bomy ChenDana LeeYaw Wen HuBing Yeh
    • Bomy ChenDana LeeYaw Wen HuBing Yeh
    • H01L29/792
    • H01L27/115H01L21/28114H01L27/11568H01L29/66553
    • A method of forming a memory device (and the resulting device) by forming an electron trapping dielectric material over a substrate, forming conductive material over the dielectric material, forming a spacer of material over the conductive material, removing portions of the dielectric material and the conductive material to form segments thereof disposed underneath the spacer of material, forming first and second spaced-apart regions in the substrate having a second conductivity type different from that of the substrate, with a channel region extending between the first and second regions, with the segments of the dielectric and first conductive materials being disposed over a first portion of the channel region for controlling a conductivity thereof, and forming a second conductive material over and insulated from a second portion of the channel region for controlling a conductivity thereof.
    • 一种通过在衬底上形成电子捕获电介质材料形成存储器件(和所得器件)的方法,在电介质材料上形成导电材料,在导电材料上形成材料间隔物,去除电介质材料的部分和 导电材料以形成位于材料间隔物下方的段,在衬底中形成具有不同于衬底的第二导电类型的第一和第二间隔开的区域,沟道区域在第一和第二区域之间延伸, 电介质和第一导电材料的片段设置在沟道区域的第一部分上,用于控制其导电率,并且在沟道区域的第二部分上形成第二导电材料并与之绝缘以控制其导电性。
    • 3. 发明授权
    • Non-volatile floating gate memory cell with floating gates formed in cavities, and array thereof, and method of formation
    • 具有形成在空腔中的浮动栅极的非易失性浮动栅极存储单元及其阵列,以及形成方法
    • US06913975B2
    • 2005-07-05
    • US10885923
    • 2004-07-06
    • Bomy ChenDana LeeBing Yeh
    • Bomy ChenDana LeeBing Yeh
    • G11C16/04H01L21/28H01L21/336H01L21/8247H01L27/115H01L29/423H01L29/788H01L29/792
    • H01L27/11521G11C16/0458G11C16/0475H01L21/28273H01L21/28282H01L29/42324H01L29/66825
    • A non-volatile memory cell has a single crystalline semiconductive material, such as single crystalline silicon, of a first conductivity type. A first and a second region each of a second conductivity type, different from the first conductivity type, spaced apart from one another is formed in the semiconductive material. A channel region, having a first portion, and a second portion, connects the first and second regions for the conduction of charges. A dielectric is on the channel region. A floating gate, which can be conductive or non-conductive, is on the dielectric, spaced apart from the first portion of the channel region. The first portion of the channel region is adjacent to the first region, with the first floating gate having generally a triangular shape. The floating gate is formed in a cavity. A gate electrode is capacitively coupled to the first floating gate, and is spaced apart from the second portion of the channel region. The second portion of the channel region is between the first portion and the second region. A bi-directional non-volatile memory cell has two floating gates each formed in a cavity. A method of making the non-volatile memory cell and the array are also disclosed.
    • 非易失性存储单元具有第一导电类型的单结晶硅单晶硅。 在半导体材料中形成有彼此间隔开的与第一导电类型不同的第二导电类型的第一和第二区域。 具有第一部分的通道区域和第二部分连接用于电荷传导的第一和第二区域。 电介质在沟道区上。 可以是导电或非导电的浮动栅极位于电介质上,与沟道区的第一部分间隔开。 沟道区域的第一部分与第一区域相邻,第一浮栅具有大致三角形形状。 浮动门形成在空腔中。 栅极电极电容耦合到第一浮动栅极,并且与沟道区域的第二部分间隔开。 沟道区域的第二部分在第一部分和第二区域之间。 双向非易失性存储单元具有分别形成在空腔中的两个浮动栅极。 还公开了制造非易失性存储单元和阵列的方法。
    • 4. 发明申请
    • NROM device and method of making same
    • NROM设备及其制作方法
    • US20060079053A1
    • 2006-04-13
    • US10962008
    • 2004-10-08
    • Bomy ChenDana LeeYaw HuBing Yeh
    • Bomy ChenDana LeeYaw HuBing Yeh
    • H01L21/336
    • H01L27/115H01L21/28114H01L27/11568H01L29/66553
    • A method of forming a memory device (and the resulting device) by forming an electron trapping dielectric material over a substrate, forming conductive material over the dielectric material, forming a spacer of material over the conductive material, removing portions of the dielectric material and the conductive material to form segments thereof disposed underneath the spacer of material, forming first and second spaced-apart regions in the substrate having a second conductivity type different from that of the substrate, with a channel region extending between the first and second regions, with the segments of the dielectric and first conductive materials being disposed over a first portion of the channel region for controlling a conductivity thereof, and forming a second conductive material over and insulated from a second portion of the channel region for controlling a conductivity thereof.
    • 一种通过在衬底上形成电子捕获电介质材料形成存储器件(和所得器件)的方法,在电介质材料上形成导电材料,在导电材料上形成材料间隔物,去除电介质材料的部分和 导电材料以形成位于材料间隔物下方的段,在衬底中形成具有不同于衬底的第二导电类型的第一和第二间隔开的区域,沟道区域在第一和第二区域之间延伸, 电介质和第一导电材料的片段设置在沟道区域的第一部分上,用于控制其导电率,并且在沟道区域的第二部分上形成第二导电材料并与之绝缘以控制其导电性。
    • 5. 发明申请
    • ELECTROSTATIC DISCHARGE PROTECTION STRUCTURE
    • 静电放电保护结构
    • US20090309182A1
    • 2009-12-17
    • US12140195
    • 2008-06-16
    • Kung-Yen SuYaw Wen HuBomy ChenKevin Gene-Wah Jew
    • Kung-Yen SuYaw Wen HuBomy ChenKevin Gene-Wah Jew
    • H01L23/62
    • H01L27/0259
    • A first embodiment of an Electrostatic Discharge (ESD) structure for an integrated circuit for protecting the integrated circuit from an ESD signal, has a substrate of a first conductivity type. The substrate has a top surface. A first region of a second conductivity type is near the top surface and receives the ESD signal. A second region of the second conductivity type is in the substrate, separated and spaced apart from the first region in a substantially vertical direction. A third region of the first conductivity type, heavier in concentration than the substrate, is immediately adjacent to and in contact with the second region, substantially beneath the second region. In a second embodiment, a well of a second conductivity type is provided in the substrate of the first conductivity type. The well has a top surface. A first region of the second conductivity type is near the top surface. A second region of the second conductivity type is in the well, substantially along the bottom of the well. A third region of the first conductivity type, is immediately adjacent to and in contact with the second region, substantially beneath the second region. A fourth region of the first conductivity type is in the well, along the top surface thereof, and spaced apart from the first region. The first region and the fourth region receive the ESD signal.
    • 用于保护集成电路免受ESD信号的集成电路的静电放电(ESD)结构的第一实施例具有第一导电类型的衬底。 衬底具有顶表面。 第二导电类型的第一区域靠近顶表面并接收ESD信号。 第二导电类型的第二区域在基板中,在基本上垂直的方向上与第一区域分离并间隔开。 第一导电类型的第三区域,其浓度比衬底更重,与第二区域紧邻并与第二区域接触,基本上在第二区域下方。 在第二实施例中,在第一导电类型的衬底中提供第二导电类型的阱。 井有顶面。 第二导电类型的第一区域靠近顶表面。 第二导电类型的第二区域在井中,基本上沿着井的底部。 第一导电类型的第三区域紧邻第二区域并与第二区域接触,基本上在第二区域下方。 第一导电类型的第四区域沿着其顶表面位于阱中并与第一区域间隔开。 第一区域和第四区域接收ESD信号。
    • 7. 发明授权
    • Non-planar non-volatile memory cell with an erase gate, an array therefor, and a method of making same
    • 具有擦除栅极的非平面非易失性存储单元及其阵列及其制造方法
    • US07547603B2
    • 2009-06-16
    • US11520993
    • 2006-09-14
    • Bomy ChenSohrab KianianYaw Wen Hu
    • Bomy ChenSohrab KianianYaw Wen Hu
    • H01L21/336
    • H01L27/11521H01L27/115H01L29/42328H01L29/42336H01L29/7885
    • A memory cell has a trench formed into a surface of a semiconductor substrate, and spaced apart source and drain regions with a channel region formed therebetween. The source region is formed underneath the trench, and the channel region includes a first portion extending vertically along a sidewall of the trench and a second portion extending horizontally along the substrate surface. An electrically conductive floating gate is disposed in the trench adjacent to and insulated from the channel region first portion. An electrically conductive control gate is disposed over and insulated from the channel region second portion. An erase gate is disposed in the trench adjacent to and insulated from the floating gate. A block of conductive material has at least a lower portion thereof disposed in the trench adjacent to and insulated from the erase gate, and electrically connected to the source region.
    • 存储单元具有形成在半导体衬底的表面中的沟槽,以及在其间形成沟道区的间隔开的源极和漏极区。 源极区形成在沟槽下方,并且沟道区域包括沿着沟槽的侧壁垂直延伸的第一部分和沿衬底表面水平延伸的第二部分。 导电浮置栅极设置在沟槽中,与沟道区域第一部分相邻并与其绝缘。 导电控制栅极设置在沟道区第二部分之上并与沟道区第二部分绝缘。 擦除栅极设置在与浮动栅极相邻并与浮栅绝缘的沟槽中。 一块导电材料至少有一个下部设置在沟槽中,与沟槽相邻并与擦除栅绝缘,并与源极区电连接。
    • 8. 发明授权
    • Semiconductor memory array of floating gate memory cells with buried floating gate, pointed floating gate and pointed channel region
    • 半导体存储器阵列的浮动栅极存储单元具有埋入浮栅,尖浮栅和尖通道区
    • US07180127B2
    • 2007-02-20
    • US10872052
    • 2004-06-17
    • Bomy ChenDana Lee
    • Bomy ChenDana Lee
    • H01L29/788
    • H01L27/11521H01L21/28273H01L29/42336H01L29/66825H01L29/7885
    • A method of forming a floating gate memory cell array, and the array formed thereby, wherein a trench is formed into the surface of a semiconductor substrate. The source and drain regions are formed underneath the trench and along the substrate surface, respectively, with a non-linear channel region therebetween. The floating gate has a lower portion disposed in the trench and an upper portion disposed above the substrate surface and having a lateral protrusion extending parallel to the substrate surface. The lateral protrusion is formed by etching a cavity into an exposed end of a sacrificial layer and filling it with polysilicon. The control gate is formed about the lateral protrusion and is insulated therefrom. The trench sidewall meets the substrate surface at an acute angle to form a sharp edge that points toward the floating gate and in a direction opposite to that of the lateral protrusion.
    • 一种形成浮栅存储单元阵列的方法和由此形成的阵列,其中沟槽形成在半导体衬底的表面中。 源极和漏极区分别形成在沟槽下方并且沿着衬底表面,其间具有非线性沟道区。 浮动栅极具有设置在沟槽中的下部和设置在基板表面上方并具有平行于基板表面延伸的横向突起的上部。 横向突起通过将空腔蚀刻到牺牲层的暴露端并用多晶硅填充而形成。 控制门围绕横向突起形成并与其绝缘。 沟槽侧壁以锐角与衬底表面相接触以形成指向浮动栅极并且沿与横向突起的方向相反的方向的尖锐边缘。
    • 9. 发明授权
    • Multi-bit ROM cell, for storing one of n>4 possible states and having bi-directional read, an array of such cells, and a method for making the array
    • 用于存储n> 4个可能状态之一并且具有双向读取的多位ROM单元,这种单元的阵列,以及用于制作阵列的方法
    • US06992909B2
    • 2006-01-31
    • US11157318
    • 2005-06-20
    • Bomy ChenKai Man YueDana LeeFeng Gao
    • Bomy ChenKai Man YueDana LeeFeng Gao
    • G11C17/00
    • H01L27/112G11C11/5692G11C17/12H01L27/1126H01L27/11266
    • A array of multi-bit Read Only Memory (ROM) cells is in a semiconductor substrate of a first conductivity type with a first concentration. Each ROM cell has a first and second regions of a second conductivity type spaced apart from one another in the substrate. A channel is between the first and second regions. The channel has three portions, a first portion, a second portion and a third portion. A gate is spaced apart and is insulated from at least the second portion of the channel. Each ROM cell has one of a plurality of N possible states, where N is greater than 2. The state of each ROM cell is determined by the existence or absence of extensions or halos that are formed in the first portion of the channel and adjacent to the first region and/or in the third portion of the channel adjacent to the second region. These extensions and halos are formed at the same time that extensions or halos are formed in MOS transistors in other parts of the integrated circuit device, thereby reducing cost. The array of ROM cells are arranged in a plurality of rows and columns, with ROM cells in the same row having their gates connected together. ROM cells in the same column have the first regions connected in a common first column, and second regions connected in common second column. Finally, ROM cells in adjacent columns to one side share a common first column, and cells in adjacent columns to another side share a common second column.
    • 多位只读存储器(ROM)单元的阵列位于具有第一浓度的第一导电类型的半导体衬底中。 每个ROM单元具有在基板中彼此间隔开的第二导电类型的第一和第二区域。 通道在第一和第二区域之间。 通道具有三个部分,第一部分,第二部分和第三部分。 门间隔开并与通道的至少第二部分绝缘。 每个ROM单元具有多个N个可能状态中的一个,其中N大于2.每个ROM单元的状态由存在或不存在在通道的第一部分中形成并与通道的第一部分相邻 第一区域和/或与第二区域相邻的通道的第三部分。 在集成电路器件的其他部分的MOS晶体管中形成扩展或光晕的同时形成这些扩展和光晕,从而降低成本。 ROM单元的阵列被布置成多个行和列,其中同一行中的ROM单元的门连接在一起。 同一列中的ROM单元具有连接在公共第一列中的第一区域和连接在公共第二列中的第二区域。 最后,一侧的相邻列中的ROM单元共享一个共同的第一列,另一侧的相邻列中的单元格共享第二列。