会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Parallel computer system
    • 并行计算机系统
    • US5333268A
    • 1994-07-26
    • US946242
    • 1992-09-16
    • David C. DouglasMahesh N. GanmukhiJeffrey V. HillW. Daniel HillisBradley C. KuszmaulCharles E. LeisersonDavid S. WellsMonica C. WongShaw-Wen YangRobert C. Zak
    • David C. DouglasMahesh N. GanmukhiJeffrey V. HillW. Daniel HillisBradley C. KuszmaulCharles E. LeisersonDavid S. WellsMonica C. WongShaw-Wen YangRobert C. Zak
    • G06F15/16G06F11/00G06F11/08G06F11/22G06F15/173G06F15/80
    • G06F15/17381G06F11/08G06F11/22G06F11/324G06F15/17343H04L45/48H04L49/35H04L49/555G06F2201/88
    • A digital computer includes a plurality of processing elements, a command processor, a diagnostic processor and a communications network. The processing elements each performs data processing and data communications operations in connection with commands. The processing elements also performing diagnostic operations in response to diagnostic operation requests and providing diagnostic results in response thereto. The command processor generates commands for the processing elements, and also performs diagnostic operations in response to diagnostic operation requests and providing diagnostic results in response thereto. The diagnostic processor generates diagnostic requests. The communication network includes three elements, including a data router, a control network and a diagnostic network. The data router is connected to the processing elements for facilitating the transfer of data among them during a data communications operation. The control network is connected to the processing elements and the command processor for transferring commands from the command processor to the processing elements. The diagnostic network connected to the processing elements, the command processor and the diagnostic processor for transferring diagnostic requests from the diagnostic processor to the processing elements and the command processor and for transferring diagnostic results from the processing elements and the command processor to the diagnostic processor.
    • 数字计算机包括多个处理元件,命令处理器,诊断处理器和通信网络。 处理元件各自执行与命令相关的数据处理和数据通信操作。 处理元件还响应诊断操作请求执行诊断操作,并响应于此提供诊断结果。 命令处理器为处理元件生成命令,并且还响应诊断操作请求执行诊断操作并响应于此提供诊断结果。 诊断处理器产生诊断请求。 通信网络包括三个元件,包括数据路由器,控制网络和诊断网络。 数据路由器连接到处理元件,以便在数据通信操作期间便于它们之间的数据传输。 控制网络连接到处理元件和命令处理器,用于将命令从命令处理器传送到处理元件。 连接到处理元件的诊断网络,命令处理器和诊断处理器,用于将诊断请求从诊断处理器传送到处理元件和命令处理器,并将诊断结果从处理元件和命令处理器传送到诊断处理器。
    • 9. 发明授权
    • Multiprocessing system configured to perform synchronization operations
    • 多处理系统配置为执行同步操作
    • US5958019A
    • 1999-09-28
    • US674328
    • 1996-07-01
    • Erik E. HagerstenRobert C. Zak, Jr.Shaw-Wen YangAleksandr GuzovskiyWilliam A. NesheimMonica C. Wong-ChanHien Nguyen
    • Erik E. HagerstenRobert C. Zak, Jr.Shaw-Wen YangAleksandr GuzovskiyWilliam A. NesheimMonica C. Wong-ChanHien Nguyen
    • G06F9/52G06F9/46G06F12/08G06F13/42
    • G06F9/52G06F12/0828
    • When a processor within a computer system performs a synchronization operation, the system interface within the node delays subsequent transactions from the processor until outstanding coherency activity is completed. Therefore, the computer system may employ asynchronous operations. The synchronization operations may be used when needed to guarantee global completion of one or more prior asynchronous operations. In one embodiment, the synchronization operation is placed into a queue within the system interface. When the synchronization operation reaches the head of the queue, it may be initiated within the system interface. The system interface further includes a request agent comprising multiple control units, each of which may concurrently service coherency activity with respect to a different transaction. Furthermore, the system interface includes a synchronization control vector register which stores a bit for each control unit. Upon initiation of the synchronization operation within the system interface, bits corresponding to those control units which are performing coherency activity (i.e. those which are not idle) are set while other bits are cleared. As each control unit returns to the idle state, the corresponding bit is cleared as well. Once all the bits within the synchronization control vector register are cleared, the coherency activity which was outstanding when the synchronization operation was initiated is complete. The synchronization operation may then be completed.
    • 当计算机系统内的处理器执行同步操作时,节点内的系统接口会延迟来自处理器的后续事务,直到完成一致的一致性活动。 因此,计算机系统可以采用异步操作。 当需要保证一个或多个在先的异步操作的全局完成时,可以使用同步操作。 在一个实施例中,同步操作被放置在系统接口内的队列中。 当同步操作到达队列的头部时,可以在系统界面内启动。 该系统接口还包括一个包含多个控制单元的请求代理,每个控制单元可以相对于不同的事务同时提供一致性活动。 此外,系统接口包括存储每个控制单元的位的同步控制向量寄存器。 在系统接口中启动同步操作之后,在执行一致性活动的那些控制单元(即那些不空闲的)的对应的位被设置,而其它位被清除。 当每个控制单元返回到空闲状态时,相应的位也被清除。 一旦清除了同步控制向量寄存器中的所有位,完成了同步操作启动时未完成的一致性活动。 然后可以完成同步操作。