会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Capacitor of semiconductor memory device and manufacturing method thereof
    • 半导体存储器件的电容器及其制造方法
    • US5847424A
    • 1998-12-08
    • US589712
    • 1996-01-24
    • Ho-kyu Kang
    • Ho-kyu Kang
    • H01L27/04H01L21/822H01L21/8242H01L21/8246H01L27/105H01L27/108
    • H01L27/10852
    • A capacitor structure of a DRAM device and a method thereof, including a first electrode formed in each unit memory cell to be connected to a source of a transistor, a deteriorating prevention film formed at the lowermost surface of the first electrode, exclusive of a portion where the first electrode is connected to the source of a transistor, an underlayer formed beneath the deterioration prevention film, an undercut formed between the underlayer and deterioration prevention film, a high-dielectric film formed on surfaces of the first electrode, underlayer and deterioration prevention film which is exposed by the undercut, a reaction/diffusion prevention film formed on the high-dielectric film, formed on the first electrode and underlayer, exclusive of an area around the undercut, and a second electrode formed on the entire surface of the high-dielectric film and reaction/diffusion prevention film, thereby preventing increase of leakage current amount caused by the undercut formed during the capacitor manufacturing process.
    • 一种DRAM器件的电容器结构及其方法,包括形成在每个单元存储单元中以连接到晶体管源极的第一电极,形成在第一电极的最下表面处的劣化防止膜,不包括部分 其中第一电极连接到晶体管的源极,在劣化防止膜下方形成的底层,形成在底层和劣化防止膜之间的底切,形成在第一电极,底层和防止劣化的表面上的高介电膜 通过底切暴露的膜,形成在第一电极和下层上的形成在高电介质膜上的反应/扩散防止膜,不包括底切周围的区域,以及形成在高电介质膜的整个表面上的第二电极 - 电介质膜和反应/扩散膜,从而防止由形成的底切造成的漏电流量的增加 环形电容器制造工艺。
    • 6. 发明授权
    • Silicon nitride-free isolation methods for integrated circuits
    • 集成电路无氮化物隔离方法
    • US5966614A
    • 1999-10-12
    • US934241
    • 1997-09-19
    • Tai-su ParkHo-kyu Kang
    • Tai-su ParkHo-kyu Kang
    • H01L21/76H01L21/762
    • H01L21/76232Y10S438/959
    • Trench isolation methods for integrated circuit substrates may be simplified by eliminating the steps of forming a silicon nitride layer, etching the silicon nitride layer and removing the silicon nitride layer. In particular, a silicon nitride-free mask pattern, such as a photoresist mask pattern, may be formed on a silicon nitride-free integrated circuit substrate. The silicon nitride-free integrated circuit substrate is etched through the silicon nitride-free mask pattern to form a trench in the substrate. An insulating layer is formed in the trench and is chemical-mechanical polished to form a trench isolating layer. By eliminating the silicon nitride layer, simplified processing and improved performance may be obtained.
    • 通过消除形成氮化硅层的步骤,蚀刻氮化硅层和去除氮化硅层,可以简化用于集成电路基板的沟槽隔离方法。 特别地,不含氮化硅的掩模图案,例如光致抗蚀剂掩模图案,可以形成在无氮化硅的集成电路基板上。 通过无氮化硅的掩模图案蚀刻无氮化硅的集成电路衬底,以在衬底中形成沟槽。 在沟槽中形成绝缘层,并进行化学机械抛光以形成沟槽隔离层。 通过消除氮化硅层,可以获得简化的处理和改进的性能。
    • 9. 发明授权
    • Method of fabricating gate structure of semiconductor device for repairing damage to gate oxide layer
    • 制造半导体器件栅极结构修复对栅极氧化层损伤的方法
    • US06333251B1
    • 2001-12-25
    • US09639122
    • 2000-08-16
    • Eun-ha LeeByung-chan LeeHo-kyu Kang
    • Eun-ha LeeByung-chan LeeHo-kyu Kang
    • H01L213205
    • H01L29/66636H01L21/28052H01L21/28247
    • A method of fabricating a gate of a semiconductor device, by which damage to a gate oxide layer is repaired, is provided. In an aspect of the method, a gate oxide layer is formed on a semiconductor substrate. A conductive layer containing silicon is formed on the gate oxide layer. A stacked structure with a polycrystalline silicon layer and a dichlorosilane-family tungsten silicide layer can be used as the conductive layer. A gate is formed by patterning the conductive layer. A silicon source layer which covers the sidewall of the gate is formed by selective epitaxial growth of silicon. The silicon source layer is grown to a thickness of about 200 Å or less. The silicon source layer is thermally treated at an oxidation atmosphere, thus repairing damage to the gate oxide layer.
    • 提供一种制造半导体器件的栅极的方法,通过该栅极对栅极氧化物层的损坏进行修复。 在该方法的一个方面中,在半导体衬底上形成栅氧化层。 在栅极氧化物层上形成含有硅的导电层。 可以使用具有多晶硅层和二氯硅烷族硅化钨层的堆叠结构作为导电层。 通过图案化导电层形成栅极。 通过硅的选择性外延生长形成覆盖栅极侧壁的硅源层。 硅源层生长至大约或以下的厚度。 硅源层在氧化气氛下热处理,从而修复对栅极氧化物层的损伤。