会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • Circuit board structure with capacitors embedded therein and method for fabricating the same
    • 具有嵌入电容器的电路板结构及其制造方法
    • US20080210460A1
    • 2008-09-04
    • US12010345
    • 2008-01-24
    • Chung-Cheng LienChih-Kui Yang
    • Chung-Cheng LienChih-Kui Yang
    • H05K1/16
    • H05K1/162H05K3/429H05K3/4602H05K3/4611H05K3/4652H05K2201/0355H05K2201/09536H05K2201/09763
    • A circuit board structure with capacitors embedded therein and a method for fabricating the same are disclosed. The structure comprises at least two core layers individually comprising a dielectric layer having two opposite surfaces, circuit layers disposed on the outsides of the two opposite surfaces of the dielectric layer, and at least two capacitors embedded respectively on the insides of the two opposite surfaces of the dielectric layer and individually electrically connecting with the circuit layer at the same side; at least one adhesive layer disposed between the core layers to combine the core layers as a core structure; and at least one conductive through hole penetrating the core layers and the adhesive layer, and electrically connecting the circuit layers of the core layers. Accordingly, the present invention can improve the flexibility of circuit layout, and realize parallel connection between the capacitors to provide more capacitance.
    • 公开了一种其中嵌有电容器的电路板结构及其制造方法。 该结构包括至少两个核心层,其单独地包括具有两个相对表面的电介质层,设置在电介质层的两个相对表面的外侧的电路层,以及分别嵌入在介电层的两个相对表面的内部的内部的至少两个电容器 所述电介质层与所述电路层在同一侧分别电连接; 设置在所述芯层之间的至少一个粘合剂层,以将所述芯层组合为芯结构; 以及穿透芯层和粘合剂层的至少一个导电通孔,并且电连接芯层的电路层。 因此,本发明可以提高电路布局的灵活性,并且实现电容器之间的并联以提供更多的电容。
    • 10. 发明申请
    • MULTI-CHIP SEMICONDUCTOR PACKAGE STRUCTURE
    • 多芯片半导体封装结构
    • US20080237832A1
    • 2008-10-02
    • US12047810
    • 2008-03-13
    • Shih-Ping HsuChung-Cheng LienChia-Wei Chang
    • Shih-Ping HsuChung-Cheng LienChia-Wei Chang
    • H01L23/49
    • H01L25/0657H01L24/16H01L25/03H01L2224/0554H01L2224/0557H01L2224/05571H01L2224/05573H01L2224/16H01L2225/06513H01L2225/06517H01L2225/06586H01L2924/00014H01L2924/01079H01L2924/14H01L2924/15311H01L2924/1532H01L2224/05599H01L2224/0555H01L2224/0556
    • A multi-chip semiconductor package structure is disclosed, including a carrier board having a first and an opposing second surfaces and formed with at least an opening penetrating the first and second surfaces, wherein a plurality of electrically connecting pads are formed on the first and second surfaces of the carrier board, respectively; a semiconductor component disposed in the opening, the semiconductor component having a first and a second active surfaces each with a plurality of electrode pads being formed thereon; a third semiconductor chip having an active surface and an inactive surface, the active surface having a plurality of electrode pads formed thereon for electrically connecting with the electrically connecting pads on the first surface of the carrier board and the electrode pads on the first active surface of the semiconductor component; and a fourth semiconductor chip having an active surface and an inactive surface, the active surface having a plurality of electrode pads formed thereon for electrically connecting with the electrically connecting pads on the second surface of the carrier board and the electrode pads on the second active surface of the semiconductor component, thereby providing a modularized structure for electrically connecting with other modules or stack devices and enhancing electrical functionality.
    • 公开了一种多芯片半导体封装结构,其包括具有第一和相对的第二表面的载体板,并形成有至少一个贯穿第一和第二表面的开口,其中多个电连接焊盘形成在第一和第二表面上 分别为载板的表面; 设置在所述开口中的半导体部件,所述半导体部件具有在其上形成有多个电极焊盘的第一和第二有源面; 具有活性表面和非活性表面的第三半导体芯片,所述活性表面具有形成在其上的多个电极焊盘,用于与载体板的第一表面上的电连接焊盘和第一有源表面上的电极焊盘电连接 半导体元件; 以及具有活性表面和非活性表面的第四半导体芯片,所述活性表面具有形成在其上的多个电极焊盘,用于与所述载体板的第二表面上的电连接焊盘和所述第二有源表面上的电极焊盘电连接 从而提供用于与其他模块或堆叠装置电连接并增强电功能性的模块化结构。