会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明授权
    • Integrated circuit output driver incorporating power distribution noise
suppression circuitry
    • 集成电路输出驱动器,并入功率分配噪声抑制电路
    • US5786709A
    • 1998-07-28
    • US738214
    • 1996-10-25
    • Howard C. KirschYen-Tai LinChiun-chi ShenJiang-Hong HoJack-Lian Kuo
    • Howard C. KirschYen-Tai LinChiun-chi ShenJiang-Hong HoJack-Lian Kuo
    • H03K17/16H03K19/003H03K19/0948
    • H03K17/165H03K17/167H03K19/00361
    • A circuit for the control of a power or ground distribution transient voltage or power bounce or ground bounce is described. The circuit has a driver transistor of a first conductivity type and a driver transistor of a second conductivity type connected so as to be able to transfer a voltage to a data output terminal from a I/O voltage distribution network or a I/O ground distribution network. As the output terminal changes from a logic 1 to a logic 0 the driver transistor of the first conductivity type will conduct and a ground distribution voltage transient will begin to appear. A suppression transistor of the first conductivity type that will begin to conduct to begin cessation of conduction of the driver transistor of the first conductivity type decreasing the slew rate of the driver transistor of the first conductivity type. As the output terminal changes from a logic 0 to a logic 1 the driver transistor of the second conductivity type will conduct and a power distribution voltage transient will begin to appear. A suppression transistor of the second conductivity type that will begin to conduct to begin cessation of conduction of the driver transistor of the second conductivity type decreasing the slew rate of the driver transistor of the second conductivity type. The transistors may be PMOS, NMOS, NPN bipolar, or PNP bipolar integrated upon a silicon or compound semiconductor substrate.
    • 描述了用于控制电源或地面分配瞬态电压或电源反弹或地面反弹的电路。 电路具有第一导电类型的驱动晶体管和第二导电类型的驱动晶体管,其连接成能够将电压从I / O电压分配网络或I / O地面分布传递到数据输出端子 网络。 当输出端从逻辑1变为逻辑0时,第一导电类型的驱动晶体管将导通,并且开始接地配电电压瞬变。 第一导电类型的抑制晶体管将开始导通以开始停止第一导电类型的驱动晶体管的导通,从而降低第一导电类型的驱动晶体管的转换速率。 当输出端子从逻辑0变为逻辑1时,第二导电类型的驱动晶体管将导通,并且将开始出现配电电压瞬变。 第二导电类型的抑制晶体管将开始导通以开始停止第二导电类型的驱动晶体管的导通,从而降低第二导电类型的驱动晶体管的转换速率。 晶体管可以是集成在硅或化合物半导体衬底上的PMOS,NMOS,NPN双极或PNP双极。
    • 24. 发明申请
    • VOLATGE LEVEL SHIFTING APPARATUS
    • US20120268188A1
    • 2012-10-25
    • US13090283
    • 2011-04-20
    • Chen-Hao PoYen-Tai LinWay-Chen WuChing-Shan Chien
    • Chen-Hao PoYen-Tai LinWay-Chen WuChing-Shan Chien
    • H03L5/00
    • H03K3/356182
    • A voltage level shifting apparatus is disclosed. The voltage level shifting apparatus has a cross-coupled transistor pair, a plurality of transistor pairs, a first diode string, a second diode string and an input transistor pair. One of the transistor pairs is coupled to the cross-coupled transistor pair, and the transistor pairs are controlled by a plurality of reference voltages. The first and the second diode strings are coupled between two of the transistor pairs. Each of the first and the second diode strings has at least one diode. The input transistor pair receives a first and a second input voltage, and the first and second input voltages are complementary signals. The cross-coupled transistor pair generates and outputs a first output voltage and a second output voltage by shifting the voltage level of the first and the second input voltage.
    • 公开了一种电压电平转换装置。 电压电平移位装置具有交叉耦合晶体管对,多个晶体管对,第一二极管串,第二二极管串和输入晶体管对。 晶体管对中的一个耦合到交叉耦合晶体管对,并且晶体管对由多个参考电压控制。 第一和第二二极管串耦合在两个晶体管对之间。 第一和第二二极管串中的每一个具有至少一个二极管。 输入晶体管对接收第一和第二输入电压,第一和第二输入电压是互补信号。 交叉耦合晶体管对通过移位第一和第二输入电压的电压电平来产生并输出第一输出电压和第二输出电压。
    • 25. 发明授权
    • Operating method of P-channel non-volatile memory
    • P通道非易失性存储器的操作方法
    • US07558119B2
    • 2009-07-07
    • US12046477
    • 2008-03-12
    • Yen-Tai Lin
    • Yen-Tai Lin
    • G11C16/06
    • H01L27/115
    • A P-channel non-volatile memory is described. The P-channel non-volatile memory includes a substrate, a first memory cell, and second memory cell. An N-well is disposed over the substrate, and the first cell and the second cell are disposed over the N-well. The first memory cell includes a first gate, a first charge storage structure, a first doped region and a second doped region. The first doped region and the second doped region are disposed in the substrate on the respective sides of the first gate. The second cell includes a second gate, a second charge storage structure, a third doped region, and the second doped region. The third doped region and the second doped region are disposed in the substrate on the respective sides of the second gate. The second cell and the first cell share the second doped region.
    • 描述P沟道非易失性存储器。 P沟道非易失性存储器包括衬底,第一存储单元和第二存储单元。 在衬底上设置N阱,并且将第一电池和第二电池设置在N阱上。 第一存储单元包括第一栅极,第一电荷存储结构,第一掺杂区和第二掺杂区。 第一掺杂区域和第二掺杂区域设置在第一栅极的相应侧面上的衬底中。 第二单元包括第二栅极,第二电荷存储结构,第三掺杂区和第二掺杂区。 第三掺杂区域和第二掺杂区域设置在第二栅极的相应侧上的衬底中。 第二单元和第一单元共享第二掺杂区。
    • 29. 发明授权
    • Option fuse circuit using standard CMOS manufacturing process
    • 选件保险丝电路采用标准CMOS制造工艺
    • US06775189B2
    • 2004-08-10
    • US10248194
    • 2002-12-25
    • Yen-Tai LinJie-Hau Huang
    • Yen-Tai LinJie-Hau Huang
    • G11C700
    • G11C17/16
    • An option fuse circuit using standard CMOS manufacturing processes includes a latch for latching signals, which includes a first node and a second node. The option fuse circuit also includes a comparator, which includes two input nodes and an output node. The comparator receives signals input at the two input nodes from the first and the second nodes, and compares the two signals in order to output a comparison signal. The option fuse circuit further includes two logic cells for storing non-volatile data. The logic cells include a word line node and a bit line node. The word line nodes are electrically connected to the output node of the comparator, while the bit line nodes are electrically connected to the first and the second nodes, respectively.
    • 使用标准CMOS制造工艺的选项熔丝电路包括用于锁存信号的锁存器,其包括第一节点和第二节点。 选项保险丝电路还包括一个比较器,它包括两个输入节点和一个输出节点。 比较器从第一和第二节点接收在两个输入节点处输入的信号,并比较两个信号以输出比较信号。 选项保险丝电路还包括用于存储非易失性数据的两个逻辑单元。 逻辑单元包括字线节点和位线节点。 字线节点电连接到比较器的输出节点,而位线节点分别电连接到第一和第二节点。
    • 30. 发明授权
    • Method using a word line driver for driving a word line
    • 使用字线驱动程序来驱动字线的方法
    • US06580658B1
    • 2003-06-17
    • US10065661
    • 2002-11-07
    • Yu-Ming HsuYen-Tai LinChien-Hung Ho
    • Yu-Ming HsuYen-Tai LinChien-Hung Ho
    • G11C800
    • G11C8/08G11C16/08
    • A word line driver includes an address decoder having a first circuit and a second circuit for selecting the word line, and a control end disposed between the first circuit and the second circuit. In addition, the word line driver has a level shift circuit for shifting a voltage level of the word line, and the level shift circuit has an input end connected to the second circuit of the address decoder. A method of driving a word line includes shifting a voltage level of the control end while turning on the second circuit so as to shift a voltage level of the input end of the level shift circuit, and shifting a voltage level of at least one of the first and second power supplies and using the second circuit to isolate the voltage level of the control end from the voltage level of the word line.
    • 字线驱动器包括具有第一电路的地址解码器和用于选择字线的第二电路,以及设置在第一电路和第二电路之间的控制端。 此外,字线驱动器具有用于移位字线的电压电平的电平移位电路,并且电平移位电路具有连接到地址解码器的第二电路的输入端。 一种驱动字线的方法包括:在接通第二电路的同时移动控制端的电压电平,以便移位电平移位电路的输入端的电压电平,并移位至少一个 第一和第二电源,并使用第二电路将控制端的电压电平与字线的电压电平隔离开。