会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明专利
    • Inexpensively improving resolution and reducing noise of low-noise signal
    • 意味着改进低噪声信号的分辨率和降低噪声
    • JP2011024190A
    • 2011-02-03
    • JP2010108120
    • 2010-05-10
    • Honeywell Internatl Incハネウェル・インターナショナル・インコーポレーテッド
    • GRAETZ ERNEST FRANK JOHNKUEBER KIRBYTRINKLE WILLIAM JOSEPH
    • H03M1/20H03M1/08
    • H03M1/0641H03B29/00H03M1/12
    • PROBLEM TO BE SOLVED: To provide systems and methods for improving resolution of low-noise signals in an analog-to-digital (A/D) conversion circuit.
      SOLUTION: A simple, low cost pseudo-noise generating circuit is disclosed that, when connected to signal conditioning circuitry of an A/D conversion circuit, adds pseudo-noise to an analog input voltage signal. Additional pseudo-noise is beneficial for improving the resolution of A/D conversion when oversampling and summing or averaging are used in post-conversion processing operations. The circuit is composed of a plurality of resistors configured in at least two parallel branches. An individually switchable voltage source output is connected to each branch. A resulting analog voltage is measured at a common termination point for the branches, depending on the combination of switchable voltage source outputs turned on, and the branch to which the voltage output is applied. By varying the combination of switchable voltage source outputs turned on over time, a known analog pseudo-noise signal is developed.
      COPYRIGHT: (C)2011,JPO&INPIT
    • 要解决的问题:提供用于提高模数(A / D)转换电路中低噪声信号分辨率的系统和方法。 解决方案:公开了一种简单的低成本伪噪声产生电路,当连接到A / D转换电路的信号调节电路时,将伪噪声添加到模拟输入电压信号。 当在后转换处理操作中使用过采样和求和或平均时,额外的伪噪声有利于提高A / D转换的分辨率。 电路由配置在至少两个平行分支中的多个电阻器组成。 单独可切换的电压源输出连接到每个分支。 根据开关的可切换电压源输出的组合和施加电压输出的分支,在分支的公共终端点测量结果模拟电压。 通过改变随时间导通的可切换电压源输出的组合,开发了已知的模拟伪噪声信号。 版权所有(C)2011,JPO&INPIT
    • 6. 发明专利
    • Systems and methods for improving data converters
    • 改进数据转换器的系统和方法
    • JP2008236755A
    • 2008-10-02
    • JP2008073401
    • 2008-03-21
    • Honeywell Internatl Incハネウェル・インターナショナル・インコーポレーテッド
    • NEWLIN MATTHEW PSTANDJORD LEE KGREENING THOMAS CKEITH GREGORY W
    • H03M1/20H03M1/08
    • H03M1/0641G06F7/588H03M1/201H03M1/661
    • PROBLEM TO BE SOLVED: To provide systems and methods for improving efficiency of a data converter.
      SOLUTION: An example method generates a noise signal, alters the spectrum of the noise signal based on operation of an associated data converter, and supplies the altered spectrum noise signal to the associated data converter. The data converter is a digital-to-analog converter or an analog-to-digital converter. The altered spectrum noise signal is notched at frequencies of interest. The spectrum is altered by sending a signal generated by a random number generator to a delay device and adding the output of the delay device from the output of the random number generator. Also, the spectrum is altered by seeding first and second identical random number generators, delaying the operation of the first random number generator, and adding the output of the delayed first random number generator from the second random number generator.
      COPYRIGHT: (C)2009,JPO&INPIT
    • 要解决的问题:提供用于提高数据转换器效率的系统和方法。 解决方案:示例性方法产生噪声信号,基于相关联的数据转换器的操作改变噪声信号的频谱,并将改变的频谱噪声信号提供给相关联的数据转换器。 数据转换器是数模转换器或模数转换器。 改变的频谱噪声信号在感兴趣的频率处被切断。 通过将随机数发生器产生的信号发送到延迟装置并且从随机数发生器的输出添加延迟装置的输出来改变频谱。 此外,通过播种第一和第二相同的随机数发生器来改变频谱,延迟第一随机数发生器的操作,以及将来自第二随机数发生器的延迟的第一随机数发生器的输出相加。 版权所有(C)2009,JPO&INPIT
    • 7. 发明专利
    • Δσ type ad converter
    • DeltaSigma型AD转换器
    • JP2007243620A
    • 2007-09-20
    • JP2006063353
    • 2006-03-08
    • Toyota Motor Corpトヨタ自動車株式会社
    • WATANABE HIKARI
    • H03M3/02H03M1/08H03M1/20
    • PROBLEM TO BE SOLVED: To make a ΔΣ AD modulator low-order to attain a low cost of a ΔΣ type AD converter and obtain a higher-precision AD converter with a small-scale analogue circuit, and besides decrease a chip area of the whole of the ΔΣ AD modulator to make circuit design easy.
      SOLUTION: There is provided the ΔΣ type AD converter which is equipped with the ΔΣ AD modulator 10, a multi-bit counter 20 which counts an output of the ΔΣ AD modulator 10, and a deformation filter 2 which performs the filter processing of an output of the multi-bit counter 20. The multi-bit counter 20 counts 1-bit data outputted from the ΔΣ AD modulator 10 at each given period to output the data as multi-bit data.
      COPYRIGHT: (C)2007,JPO&INPIT
    • 要解决的问题:为了使ΔΣAD调制器低阶,以获得ΔΣ型AD转换器的低成本,并且获得具有小规模模拟电路的更高精度的AD转换器,并且除了减小芯片面积 的整个ΔΣAD调制器,使电路设计容易。 解决方案:提供了配备有ΔΣAD调制器10的ΔΣ型AD转换器,对ΔΣAD调制器10的输出进行计数的多位计数器20和执行滤波处理的变形滤波器2 多位计数器20对每个给定周期从ΔΣAD调制器10输出的1位数据进行计数,以将数据输出为多位数据。 版权所有(C)2007,JPO&INPIT
    • 10. 发明专利
    • Dither circuit for quantizing device
    • 用于量化设备的电路
    • JP2005295556A
    • 2005-10-20
    • JP2005099842
    • 2005-03-30
    • Tektronix Incテクトロニクス・インコーポレイテッドTektronix,Inc.
    • SLAVIN KEITH R
    • H03M1/20H03M1/06H03M1/08H03M1/10H03M1/12
    • H03M1/0639H03M1/12
    • PROBLEM TO BE SOLVED: To provide a dither circuit capable of more efficiently reducing quantization noise in a quantizing device, particularly in a multi-stage analog-to-digital converter (ADC) 16.
      SOLUTION: A divide-by-3 circuit 12 generates a signal having a frequency of [sampling frequency]/3, from a sampling clock for ADC, and this signal is processed by a re-timing register 18 and a filter 14 to generate a dither signal. An adder 20 combines an analog signal to be digitized with the dither signal and supplies a resultant signal to the ADC 16. A cancellation signal is generated from a digital format signal of the dither signal by blocks 22, 24, 26, 28, 30, an adder circuit 32 combines the cancellation signal with a digital output signal of the ADC, and a corrected digital output signal having reduced quantization distortion is generated.
      COPYRIGHT: (C)2006,JPO&NCIPI
    • 要解决的问题:提供能够更有效地降低量化装置中的量化噪声的抖动电路,特别是在多级模数转换器(ADC)16中。解决方案: 旁路3电路12从ADC的采样时钟产生具有[采样频率] / 3的频率的信号,并且该信号由重新定时寄存器18和滤波器14处理以产生抖动信号。 加法器20将要被数字化的模拟信号与抖动信号组合,并将结果信号提供给ADC 16.根据抖动信号的数字格式信号,通过块22,24,26,28,30, 加法器电路32将消除信号与ADC的数字输出信号组合,并且产生具有减小的量化失真的校正数字输出信号。 版权所有(C)2006,JPO&NCIPI