会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Internal voltage generating circuit
    • 内部电压发生电路
    • US6078210A
    • 2000-06-20
    • US172092
    • 1998-10-14
    • Toshiya UchidaYasurou Matsuzaki
    • Toshiya UchidaYasurou Matsuzaki
    • G01R31/26G01R31/28G01R31/30G05F1/56G11C11/401G11C11/407G11C11/413G11C16/06G11C29/06H01L21/66H01L21/822H01L27/04H02J3/38
    • G01R31/3004
    • The present invention relates to an internal voltage generating circuit. The internal voltage generating circuit comprises a reference voltage generating circuit for generating a reference voltage, which does not depend on an external power supply; and a comparator including a first input terminal, to which the reference voltage is supplied, a second input terminal, for comparing the voltages of the first and second input terminals and generating an output voltage according to the difference thereof at the output terminal; and an impedance element, which is selectively inserted between the output terminal and the second input terminal of the comparator according to an operation mode. An internal power supply voltage, which has a constant voltage during normal operation and has an accurate higher voltage during acceleration test, can be generated at the output terminal by inserting or not inserting a suitable impedance element between the second input terminal and output terminal according to the operation mode. The above-described comparator can be realized by a common differential amplifying circuit, for example. Further, a reference voltage value at normal operation can be fine-tuned by subdividing the impedance element. In the same way, the voltage value at acceleration test can be also fine-tuned by subdividing the impedance element.
    • 本发明涉及内部电压发生电路。 内部电压产生电路包括用于产生不依赖于外部电源的参考电压的参考电压产生电路; 以及比较器,包括提供参考电压的第一输入端,第二输入端,用于比较第一和第二输入端的电压,并根据输出端的差异产生输出电压; 以及阻抗元件,其根据操作模式选择性地插入在比较器的输出端子和第二输入端子之间。 根据本发明,可以在输出端子上插入或不插入合适的阻抗元件,在正常工作期间具有恒定电压并且在加速度测试期间具有准确的较高电压的内部电源电压 操作模式。 上述比较器例如可以由公共差分放大电路实现。 此外,正常工作时的参考电压值可通过细分阻抗元件进行微调。 以同样的方式,加速度测试时的电压值也可以通过细分阻抗元件进行微调。
    • 6. 发明授权
    • Semiconductor device, method of testing the semiconductor device, and semiconductor integrated circuit
    • 半导体器件,半导体器件的测试方法以及半导体集成电路
    • US06774655B2
    • 2004-08-10
    • US10622472
    • 2003-07-21
    • Yasurou MatsuzakiMasao NakanoToshiya UchidaAtsushi HatakeyamaKenichi KawasakiYasuhiro Fujii
    • Yasurou MatsuzakiMasao NakanoToshiya UchidaAtsushi HatakeyamaKenichi KawasakiYasuhiro Fujii
    • G01R3102
    • G11C29/022G11C29/02
    • A semiconductor device mounted on a board or the like and having a test circuit, having the function of carrying out a contact test at a low cost on the terminals of the semiconductor, is disclosed. The semiconductor device comprises a terminal test circuit for testing a state of a contact of an external terminal and a test mode control circuit unit. The test mode control circuit unit outputs a signal indicating a first operation mode upon application of a power supply voltage thereto, outputs a test mode signal to the terminal test circuit in response to a control signal input to a specific terminal such as a chip select terminal, and outputs a signal indicating a second operation mode in response to the number of times in which the level of the control signal input to the specific terminal changes. Preferably, the first operation mode is a terminal test mode, and the second operation mode is a normal operation mode. A method of testing the semiconductor device and a semiconductor integrated circuit, having the test circuit, are also disclosed.
    • 公开了一种安装在板等上并具有测试电路的半导体器件,具有在半导体端子上以低成本进行接触测试的功能。 半导体器件包括用于测试外部端子和测试模式控制电路单元的接触状态的端子测试电路。 测试模式控制电路单元在施加电源电压时输出指示第一操作模式的信号,响应于输入到诸如芯片选择端子的特定终端的控制信号,向终端测试电路输出测试模式信号 并且响应于输入到特定终端的控制信号的电平改变的次数而输出指示第二操作模式的信号。 优选地,第一操作模式是终端测试模式,并且第二操作模式是正常操作模式。 还公开了一种测试半导体器件的方法和具有测试电路的半导体集成电路。
    • 8. 发明授权
    • Semiconductor device, method of testing the semiconductor device, and semiconductor integrated circuit
    • 半导体器件,半导体器件的测试方法以及半导体集成电路
    • US06621283B1
    • 2003-09-16
    • US09437221
    • 1999-11-10
    • Yasurou MatsuzakiMasao NakanoToshiya UchidaAtsushi HatakeyamaKenichi KawasakiYasuhiro Fujii
    • Yasurou MatsuzakiMasao NakanoToshiya UchidaAtsushi HatakeyamaKenichi KawasakiYasuhiro Fujii
    • G01R3102
    • G11C29/022G11C29/02
    • A semiconductor device mounted on a board or the like and having a test circuit, having the function of carrying out a contact test at a low cost on the terminals of the semiconductor, is disclosed. The semiconductor device comprises a terminal test circuit for testing a state of a contact of an external terminal and a test mode control circuit unit. The test mode control circuit unit outputs a signal indicating a first operation mode upon application of a power supply voltage thereto, outputs a test mode signal to the terminal test circuit in response to a control signal input to a specific terminal such as a chip select terminal, and outputs a signal indicating a second operation mode in response to the number of times in which the level of the control signal input to the specific terminal changes. Preferably, the first operation mode is a terminal test mode, and the second operation mode is a normal operation mode. A method of testing the semiconductor device and a semiconductor integrated circuit, having the test circuit, are also disclosed.
    • 公开了一种安装在板等上并具有测试电路的半导体器件,具有在半导体端子上以低成本进行接触测试的功能。 半导体器件包括用于测试外部端子和测试模式控制电路单元的接触状态的端子测试电路。 测试模式控制电路单元在施加电源电压时输出指示第一操作模式的信号,响应于输入到诸如芯片选择端子的特定终端的控制信号,向终端测试电路输出测试模式信号 并且响应于输入到特定终端的控制信号的电平改变的次数而输出指示第二操作模式的信号。 优选地,第一操作模式是终端测试模式,并且第二操作模式是正常操作模式。 还公开了一种测试半导体器件的方法和具有测试电路的半导体集成电路。
    • 9. 发明授权
    • Memory device, memory controller and memory system
    • 内存设备,内存控制器和内存系统
    • US08015389B2
    • 2011-09-06
    • US12000953
    • 2007-12-19
    • Takahiko SatoToshiya UchidaTatsuya KandaTetsuo MiyamotoSatoru ShirakawaYoshinobu YamamotoTatsushi OtsukaHidenaga TakahashiMasanori KuritaShinnosuke KamataAyako Sato
    • Takahiko SatoToshiya UchidaTatsuya KandaTetsuo MiyamotoSatoru ShirakawaYoshinobu YamamotoTatsushi OtsukaHidenaga TakahashiMasanori KuritaShinnosuke KamataAyako Sato
    • G06F12/06
    • G11C11/4087G09G5/393G09G5/395G11C8/12
    • An image memory, image memory system, and memory controller that are capable of efficiently accessing a rectangular area of two-dimensionally arrayed data are provided. The memory device has: a memory cell array that has a plurality of memory unit areas, each of which is selected by addresses; a plurality of input/output terminals; and an input/output unit provided between the memory cell array and the plurality of input/output terminals. Each of the memory unit areas stores therein data of a plurality of bytes or bits corresponding to the plurality of input/output terminals respectively, and the memory cell array and the input/output unit access a plurality of bytes or bits stored in a first memory unit area corresponding to the input address and in a second memory unit area adjacent to the first memory unit on the basis of the input address and combination information of the bytes or bits in response to a first operation code, and then, from the plurality of bytes or bits within the accessed first and second memory unit areas, associate a combination of the plurality of bytes or bits based on the combination information, with the plurality of input/output terminals.
    • 提供能够有效地访问二维排列数据的矩形区域的图像存储器,图像存储器系统和存储器控制器。 存储装置具有:具有多个存储单元区域的存储单元阵列,每个存储单元区域由地址选择; 多个输入/输出端子; 以及设置在存储单元阵列和多个输入/输出端子之间的输入/输出单元。 每个存储单元区域分别存储与多个输入/输出端子相对应的多个字节或位的数据,并且存储单元阵列和输入/输出单元访问存储在第一存储器中的多个字节或位 基于与第一操作码相对应的字节或比特的输入地址和组合信息,与第一存储器单元相邻的第二存储器单元区域中的对应于输入地址的单位区域和与第一存储器单元相邻的第二存储单元区域中, 在所访问的第一和第二存储器单元区域内的字节或比特,基于组合信息将多个字节或比特的组合与多个输入/输出终端相关联。