会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Semiconductor device with a vertical field effect transistor and method
of manufacturing the same
    • 具有垂直场效应晶体管的半导体器件及其制造方法
    • US5780898A
    • 1998-07-14
    • US856697
    • 1997-05-15
    • Tokuhiko TamakiTatsuo SugiyamaHiroaki Nakaoka
    • Tokuhiko TamakiTatsuo SugiyamaHiroaki Nakaoka
    • H01L21/8238H01L27/092H01L29/76H01L29/74H01L31/062
    • H01L21/82385H01L21/823885H01L27/0922
    • On a semiconductor substrate made of p-type silicon, there are formed, in a successively layered fashion, a first p-type silicon semiconductor layer, laterally paired first n-type silicon semiconductor layers, laterally paired second p-type silicon semiconductor layers, and laterally paired n-type silicon semiconductor layers, by an epitaxial growth method. On the second n-type silicon semiconductor layer on the right side, there are successively formed a third p-type silicon semiconductor layer, a third n-type silicon semiconductor layer and a fourth p-type silicon semiconductor layer. The left first n-type silicon semiconductor layer, left second p-type silicon semiconductor layer and left second n-type silicon semiconductor layer form a first insular multilayered portion forming an n-channel MOSFET. The third p-type silicon semiconductor layer, third n-type silicon semiconductor layer and fourth p-type silicon semiconductor layer form a second insular portion forming a p-channel MOSFET. A first gate electrode is formed on a side surface of the left second p-type silicon semiconductor layer with a gate insulating film therebetween, and a second gate electrode is formed on a side surface of the right third n-type silicon semiconductor layer with a gate insulating film therebetween.
    • 在由p型硅制成的半导体衬底上,以连续分层的方式形成第一p型硅半导体层,横向配对的第一n型硅半导体层,横向配对的第二p型硅半导体层, 和横向配对的n型硅半导体层,通过外延生长法。 在右侧的第二n型硅半导体层上,依次形成第三p型硅半导体层,第三n型硅半导体层和第四p型硅半导体层。 左第一n型硅半导体层,左第二p型硅半导体层和左第二n型硅半导体层形成形成n沟道MOSFET的第一岛状多层部分。 第三p型硅半导体层,第三n型硅半导体层和第四p型硅半导体层形成形成p沟道MOSFET的第二岛形部分。 第一栅电极形成在左第二p型硅半导体层的侧表面上,栅极绝缘膜之间,第二栅电极形成在右第三n型硅半导体层的侧表面上, 栅绝缘膜。
    • 7. 发明授权
    • Method of manufacturing semiconductor device by sputter doping
    • 通过溅射掺杂制造半导体器件的方法
    • US06784080B2
    • 2004-08-31
    • US09840306
    • 2001-04-24
    • Bunji MizunoHiroaki NakaokaMichihiko TakaseIchiro Nakayama
    • Bunji MizunoHiroaki NakaokaMichihiko TakaseIchiro Nakayama
    • H01L2104
    • H01L29/66106H01J37/32082H01J37/32192H01J37/32412H01J37/32678H01L21/2236
    • A semiconductor substrate and an impurity solid that comprises of impurity to be introduced to a diode formation region are held in a vacuum chamber. Inert or reactive gas is introduced into the vacuum chamber to generate plasma composed of the inert or reactive gas. A first voltage allowing the impurity solid to serve as a cathode for the plasma is applied to the said impurity solid and the said impurity solid is sputtered by ions in the plasma, thereby mixing the impurity within the said impurity solid into the plasma. A second voltage allowing a semiconductor substrate to serve as a cathode for the plasma is applied to the said semiconductor substrate, thereby directly introducing the impurity within the plasma to the surface portion of the diode formation region of the said semiconductor substrate, generating a impurity layer.
    • 将包含待引入到二极管形成区域的杂质的半导体衬底和杂质固体保持在真空室中。 将惰性或反应性气体引入真空室以产生由惰性或反应性气体组成的等离子体。 将杂质固体用作等离子体的阴极的第一电压施加到所述杂质固体上,并且所述杂质固体被等离子体中的离子溅射,从而将所述杂质固体内的杂质混合到等离子体中。 将半导体衬底用作等离子体的阴极的第二电压被施加到所述半导体衬底,从而将等离子体内的杂质直接引入到所述半导体衬底的二极管形成区域的表面部分,产生杂质层 。
    • 9. 发明授权
    • Method for fabricating semiconductor device
    • 制造半导体器件的方法
    • US06831020B2
    • 2004-12-14
    • US10285660
    • 2002-11-01
    • Takayuki YamadaHiroaki Nakaoka
    • Takayuki YamadaHiroaki Nakaoka
    • H01L2131
    • H01L21/823462H01L21/823481
    • After a first gate insulating film is formed on each of first to third active regions, the first gate insulating film on the second active region is removed therefrom and a second gate insulating film thinner than the first gate insulating film is formed on the second active region. Then, the first gate insulating film on the third active region is removed therefrom and a third gate insulating film thinner than the second gate insulating film is formed on the third active region. Otherwise, a pad oxide film on the first active region is removed therefrom and the first gate insulating film is formed on the first active region. Then, the pad oxide film on the second active region is removed therefrom and a second gate insulating film thinner than the first gate insulating film is formed on the second active region. Thereafter, the pad oxide film on the third active region is removed therefrom and a third gate insulating film thinner than the second gate insulating film is formed on the third active region.
    • 在第一至第三有源区域中的每一个上形成第一栅极绝缘膜之后,第二有源区上的第一栅极绝缘膜被去除,并且在第二有源区上形成比第一栅极绝缘膜更薄的第二栅极绝缘膜 。 然后,去除第三有源区上的第一栅极绝缘膜,并在第三有源区上形成比第二栅极绝缘膜更薄的第三栅极绝缘膜。 否则,去除第一有源区上的衬垫氧化膜,并在第一有源区上形成第一栅极绝缘膜。 然后,除去第二有源区上的衬垫氧化膜,在第二有源区上形成比第一栅极绝缘膜薄的第二栅极绝缘膜。 此后,去除第三有源区上的焊盘氧化膜,在第三有源区上形成比第二栅绝缘膜薄的第三栅极绝缘膜。