会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Toggle based application specific core methodology
    • 基于应用的切换核心方法
    • US06237132B1
    • 2001-05-22
    • US09136126
    • 1998-08-18
    • Alvar A. DeanKenneth J. GoodnowScott W. GouldKenneth TorinoSebastian T. Ventrone
    • Alvar A. DeanKenneth J. GoodnowScott W. GouldKenneth TorinoSebastian T. Ventrone
    • G06F1750
    • G06F17/5045G06F17/5022
    • According to the present invention, an automated method to tailor an ASIC core to meet the needs of an individual system on a chip design is disclosed. The preferred method starts with a technology-independent hardware description language (HDL) representation of the core des i on. This high-level design is subdivided into functions, or blocks. Blocks which cannot be removed without impacting the integrity of the core design an are ta b y ed with “must-keep” indicators. The execution of all application code that will employ the core is simulated on the high-level model. The simulation process accumulates information about what blocks in the model are used by the application code, and which are unused, information about which blocks are unused is combined with information about what blocks are not removable. The high-level core design is then tailored by deleting blocks in the core design that are both unused and removable. The tailored high-level design is then synthesized to a technology-dependent core design. The synthesis process substitutes gates for the blocks, propagating must-keep tags to all gates substituted for a block tagged with a “must-keep” indicator. The simulation of all application code is repeated on the low-level design, and accumulates information about which gates are unused by the application code. The low-level design is then tailored by deleting Yates in the core that are both unused and removable.
    • 根据本发明,公开了一种定制ASIC核心以满足单个系统在芯片设计上的需要的自动化方法。 首选方法是以技术独立的硬件描述语言(HDL)表示为核心。 这个高级设计被细分为功能或块。 在不影响核心设计的完整性的情况下无法移除的块将使用“必须保留”指示器​​。 在高级模型上模拟使用核心的所有应用程序代码的执行。 模拟过程累积关于应用代码使用模型中哪些模块的信息,以及哪些未使用的,哪些块未被使用的信息与什么块不可移动的信息相结合。 然后通过删除核心设计中未使用和可移动的块来定制高级核心设计。 然后将量身定制的高级设计合成为依赖于技术的核心设计。 合成过程将门代替块,将必须保留标签传播到所有门,替代标有“必须”指示符的块。 在低级设计中重复所有应用代码的仿真,并通过应用代码累积关于哪些门未被使用的信息。 然后,通过在核心中删除既不使用也可拆卸的Yates来定制低级设计。
    • 10. 发明授权
    • Method and apparatus for manufacturing diamond shaped chips
    • 用于制造菱形芯片的方法和装置
    • US07961932B2
    • 2011-06-14
    • US11865728
    • 2007-10-01
    • Robert J. AllenJohn M. CohnScott W. GouldPeter A. HabitzJuergen KoehlGustavo E. TellezIvan L. WemplePaul S. Zuchowski
    • Robert J. AllenJohn M. CohnScott W. GouldPeter A. HabitzJuergen KoehlGustavo E. TellezIvan L. WemplePaul S. Zuchowski
    • G06K9/00
    • H01L27/0207
    • In a first aspect, an inventive apparatus for imaging a chip on a wafer includes a combined diamond chip image and kerf image having a plurality of sloped sides. The combined diamond chip image and kerf image includes a diamond chip image comprising a plurality of chip image rows that are parallel to at least one diagonal of the diamond chip image, and includes a kerf image adjacent to the diamond chip image. The kerf image comprises at least one kerf image row that is parallel to the at least one diagonal of the diamond chip image. The apparatus further includes a blocking material extending from the combined diamond chip image and kerf image to at least a periphery of an exposure field of a stepper. In a second aspect the imaging apparatus comprises an n-sided polygon-shaped combined chip image and kerf image. Also provided are inventive methods of manufacturing chips, and wafers manufactured in accordance with the inventive methods.
    • 在第一方面中,用于对晶片上的芯片进行成像的本发明的装置包括具有多个倾斜侧面的组合金刚石芯片图像和切口图像。 组合的金刚石芯片图像和切口图像包括金刚石芯片图像,其包括与金刚石芯片图像的至少一个对角线平行的多个芯片图像行,并且包括与金刚石芯片图像相邻的切痕图像。 切口图像包括平行于金刚石切片图像的至少一个对角线的至少一个切痕图像行。 该装置还包括从组合的金刚石片图像和切痕图像延伸到步进器的曝光场的至少周边的阻挡材料。 在第二方面,成像装置包括n侧多边形组合芯片图像和切口图像。 还提供了制造芯片的创造性方法和根据本发明方法制造的晶片。