会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Method of adding data to a data communication link while retaining backward compatibility
    • 将数据添加到数据通信链路同时保留向后兼容性的方法
    • US06912008B2
    • 2005-06-28
    • US09978823
    • 2001-10-15
    • Hugh MairGordon Gammie
    • Hugh MairGordon Gammie
    • H04N7/00H04N7/025H04N7/08H04N7/084
    • H04N7/025H04N7/08
    • A method of adding auxiliary data, e.g., audio data, to a high-speed serial video link in such a way that it is invisible to existing receiver and such that auxiliary data, e.g., audio, can be transmitted without any knowledge of the capabilities of the display to receive the auxiliary data. Some of the DC balancing bits are used to transport the auxiliary data information over the link in a manner that does not change the data recovered by a DVI-CE receiver, or a legacy receiver (installed base). DC balancing is also maintained, but with differences over known techniques. Since the auxiliary data bits (which are occupying the time slots of the DC balance bits) will be interpreted by legacy receivers as DC balance bits, the data must be optionally inverted to remain consistent with the value of the auxiliary data bit being transmitted. The DC balance bit that is transmitted at the beginning of each group of four words must also invert the value of the auxiliary data to allow the DC balancing to be achieved independent of the auxiliary data.
    • 将辅助数据(例如,音频数据)添加到高速串行视频链路的方式,使得它对于现有的接收机是不可见的,并且可以在没有能力的知识的情况下传输诸如音频的辅助数据 的显示器接收辅助数据。 一些DC平衡位用于以不改变由DVI-CE接收机或遗留接收机(已安装基座)恢复的数据的方式通过链路传输辅助数据信息。 DC平衡也得到保持,但与已知技术的差异。 由于辅助数据位(占用直流平衡比特的时隙)将由传统接收机解释为直流平衡比特,所以数据必须可选地反转以保持与被发送的辅助数据比特的值一致。 在每组四个字的开始处发送的直流平衡位也必须反转辅助数据的值,以允许独立于辅助数据实现直流平衡。
    • 6. 发明申请
    • CLOCK PHASE COMPENSATION FOR ADJUSTED VOLTAGE CIRCUITS
    • 调节电压电路的时钟相位补偿
    • US20130033295A1
    • 2013-02-07
    • US13195020
    • 2011-08-01
    • Hugh Thomas MairJie GuGordon Gammie
    • Hugh Thomas MairJie GuGordon Gammie
    • H03K3/289
    • H03K3/0375
    • Clock phases of clock signals in a dual clock tree are adjusted to compensate for variances in propagation delays of buffers in the clock tree. A first input clock and a second input clock are generated with the second input clock having a phase that is programmably shifted relative to the first input clock when the system is operating at a lowered operating voltage or different temperature, for example. The first and second input clocks are coupled to a dually clocked flip flop, each having a primary latch and a secondary latch. A composite clock signal is generated in response to the first input clock and the second input clock. For example, a first signal is latched in the primary latch in response to the composite clock signal and a second signal is latched in the secondary latch in response to the first input clock signal.
    • 调整双时钟树中时钟信号的时钟相位,以补偿时钟树中缓冲区的传播延迟的变化。 产生第一输入时钟和第二输入时钟,第二输入时钟具有例如当系统在降低的工作电压或不同温度下操作时相对于第一输入时钟可编程地移位的相位。 第一和第二输入时钟耦合到双重时钟触发器,每个具有主锁存器和次锁存器。 响应于第一输入时钟和第二输入时钟产生复合时钟信号。 例如,响应于复合时钟信号,第一信号被锁存在主锁存器中,并且响应于第一输入时钟信号将第二信号锁存在次锁存器中。
    • 10. 发明授权
    • Clock phase compensation for adjusted voltage circuits
    • 调整后的电压电路的时钟相位补偿
    • US08564351B2
    • 2013-10-22
    • US13195020
    • 2011-08-01
    • Hugh Thomas MairJie GuGordon Gammie
    • Hugh Thomas MairJie GuGordon Gammie
    • H03K3/356
    • H03K3/0375
    • Clock phases of clock signals in a dual clock tree are adjusted to compensate for variances in propagation delays of buffers in the clock tree. A first input clock and a second input clock are generated with the second input clock having a phase that is programmably shifted relative to the first input clock when the system is operating at a lowered operating voltage or different temperature, for example. The first and second input clocks are coupled to a dually clocked flip flop, each having a primary latch and a secondary latch. A composite clock signal is generated in response to the first input clock and the second input clock. For example, a first signal is latched in the primary latch in response to the composite clock signal and a second signal is latched in the secondary latch in response to the first input clock signal.
    • 调整双时钟树中时钟信号的时钟相位,以补偿时钟树中缓冲区的传播延迟的变化。 产生第一输入时钟和第二输入时钟,第二输入时钟具有例如当系统在降低的工作电压或不同温度下操作时相对于第一输入时钟可编程地移位的相位。 第一和第二输入时钟耦合到双重时钟触发器,每个具有主锁存器和次锁存器。 响应于第一输入时钟和第二输入时钟产生复合时钟信号。 例如,响应于复合时钟信号,第一信号被锁存在主锁存器中,并且响应于第一输入时钟信号将第二信号锁存在次锁存器中。