会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Plural level chip masking
    • 多级芯片屏蔽
    • US5126006A
    • 1992-06-30
    • US708608
    • 1991-05-31
    • John E. CroninPaul A. Farrar, Sr.Robert M. GeffkenWilliam H. GuthrieCarter W. KaantaRosemary A. Previti-KellyJames G. RyanRonald R. UttechtAndrew J. Watts
    • John E. CroninPaul A. Farrar, Sr.Robert M. GeffkenWilliam H. GuthrieCarter W. KaantaRosemary A. Previti-KellyJames G. RyanRonald R. UttechtAndrew J. Watts
    • G03F1/00G03F7/00
    • G03F7/0035G03F1/50
    • A sequence of masking steps reduces the amount of transference of a workpiece among work stations and reduces certain tolerances required for mask alignment in the construction of integrated circuits, and a gray level mask suitable for photolithography. In the integrated circuit, masking layers are developed directly in a wafer for delineating vertical and horizontal portions of an electrically conductive path. The mask is constructed of a transparent glass substrate which supports plural levels of materials having different optical transmissivities. In the case of a mask employing only two of these levels, one level may be constructed of a glass made partially transmissive by substitution of silver ions in place of metal ions of alkali metal silicates employed in the construction of the glass. The second layer may be made opaque by construction of the layer of a metal such as chromium. Both the wafer and the mask are fabricated by a photoresist structure which is etched in specific regions by photolithographic masking to enable selective etching of exposed regions of the level of materials of differing optical transmissivities. Various etches are employed for selective etching of the photoresist and other ones of the layers. The etches include plasma etch with chloride ions to attack the chromium of the opaque layer, compounds of fluorine to attack the glass layer, and reactive ion etching with oxygen to attack the photoresist structure.
    • 一系列掩蔽步骤减少了工件之间工件的移动量,并降低了集成电路结构中掩模对准所需的某些公差以及适用于光刻的灰度级掩模。 在集成电路中,掩模层直接在晶片中显影,用于描绘导电路径的垂直和水平部分。 掩模由透明玻璃基板构成,其支撑具有不同透光率的多层材料。 在仅使用这些水平中的两个的掩模的情况下,一个层可以由通过取代银离子代替在玻璃的结构中使用的碱金属硅酸盐的金属离子而部分透射的玻璃构成。 第二层可以通过金属如铬的构造而变得不透明。 晶片和掩模都通过光致抗蚀剂结构制造,该光致抗蚀剂结构通过光刻掩模在特定区域中被蚀刻,以使得能够选择性地蚀刻具有不同光学透射率的材料层的暴露区域。 各种蚀刻用于选择性蚀刻光致抗蚀剂和其它层。 蚀刻包括用氯离子等离子体蚀刻以侵蚀不透明层的铬,氟的化合物侵蚀玻璃层,以及用氧反应离子蚀刻以侵蚀光致抗蚀剂结构。
    • 4. 发明授权
    • Post-fuse blow corrosion prevention structure for copper fuses
    • 铜熔丝保险丝熔断防腐结构
    • US06498385B1
    • 2002-12-24
    • US09388314
    • 1999-09-01
    • Timothy H. DaubenspeckDaniel C. EdelsteinRobert M. GeffkenWilliam T. MotsiffAnthony K. StamperSteven H. Voldman
    • Timothy H. DaubenspeckDaniel C. EdelsteinRobert M. GeffkenWilliam T. MotsiffAnthony K. StamperSteven H. Voldman
    • H01L2900
    • H01L21/76877H01L21/76807H01L21/76843H01L23/5258H01L28/20H01L2924/0002H01L2924/3011H01L2924/00
    • A structure and method of fabricating a semiconductor corrosion resistant metal fuse line including a refractory liner which can also act as a resistor is disclosed. Fabrication is accomplished using damascene process. The metal structure can be formed on a semiconductor substrate including a first portion including a first layer and a second layer, the first layer having higher resistivity than the second layer, the second layer having horizontal and vertical surfaces that are in contact with the first layer in the first portion, and a second portion coupled to the first portion, the second portion being comprised of the first layer, the first layer not being in contact with the horizontal and vertical surfaces of the second layer in the second portion. The metal structure can be used as a corrosion resistant fuse. The metal structure can also be used as a resistive element. The high voltage tolerant resistor structure allows for usage in mixed-voltage, and mixed signal and analog/digital applications. The resistor element has low capacitance, low skin effect, high linearity, a high melting temperature, and a high critical current to failure. The resistor structure can be formed on the walls of a dielectric trough. The structure can be applied to circuit applications such as an ESD network, an RC-coupled MOSFET, a resistor ballasted MOSFET and others. The resistors can be in series with the MOSFET or other structures.
    • 公开了一种制造半导体耐腐蚀金属熔丝线的结构和方法,其包括也可以用作电阻器的耐火衬垫。 使用镶嵌工艺完成制作。 金属结构可以形成在包括包括第一层和第二层的第一部分的半导体衬底上,第一层具有比第二层更高的电阻率,第二层具有与第一层接触的水平和垂直表面 在第一部分中,以及第二部分,其联接到第一部分,第二部分由第一层组成,第一层不与第二部分中的第二层的水平和垂直表面接触。 金属结构可用作耐腐蚀保险丝。 金属结构也可以用作电阻元件。高耐压电阻器结构允许在混合电压,混合信号和模拟/数字应用中使用。 电阻元件具有低电容,低效果,高线性度,高熔点温度和高临界电流故障。 电阻器结构可以形成在电介质槽的壁上。 该结构可以应用于诸如ESD网络,RC耦合MOSFET,电阻器镇流MOSFET等电路应用。 电阻可以与MOSFET或其他结构串联。
    • 7. 发明授权
    • Post-fuse blow corrosion prevention structure for copper fuses
    • 铜熔丝保险丝熔断防腐结构
    • US06746947B2
    • 2004-06-08
    • US10254277
    • 2002-09-25
    • Timothy H. DaubenspeckDaniel C. EdelsteinRobert M. GeffkenWilliam T. MotsiffAnthony K. StamperSteven H. Voldman
    • Timothy H. DaubenspeckDaniel C. EdelsteinRobert M. GeffkenWilliam T. MotsiffAnthony K. StamperSteven H. Voldman
    • H01L2144
    • H01L21/76877H01L21/76807H01L21/76843H01L23/5258H01L28/20H01L2924/0002H01L2924/3011H01L2924/00
    • A structure and method of fabricating a semiconductor corrosion resistant metal fuse line including a refractory liner which can also act as a resistor is disclosed. Fabrication is accomplished using damascene process. The metal structure can be formed on a semiconductor substrate including a first portion including a first layer and a second layer, the first layer having higher resistivity than the second layer, the second layer having horizontal and vertical surfaces that are in contact with the first layer in the first portion, and a second portion coupled to the first portion, the second portion being comprised of the first layer, the first layer not being in contact with the horizontal and vertical surfaces of the second layer in the second portion. The metal structure can be used as a corrosion resistant fuse. The metal structure can also be used as a resistive element. The high voltage tolerant resistor structure allows for usage in mixed-voltage, and mixed signal and analog/digital applications. The resistor element has low capacitance, low skin effect, high linearity, a high melting temperature, and a high critical current to failure. The resistor structure can be formed on the walls of a dielectric trough. The structure can be applied to circuit applications such as an ESD network, an RC-coupled MOSFET, a resistor ballasted MOSFET and others. The resistors can be in series with the MOSFET or other structures.
    • 公开了一种制造半导体耐腐蚀金属熔丝线的结构和方法,其包括也可以用作电阻器的耐火衬垫。 使用镶嵌工艺完成制作。 金属结构可以形成在包括包括第一层和第二层的第一部分的半导体衬底上,第一层具有比第二层更高的电阻率,第二层具有与第一层接触的水平和垂直表面 在第一部分中,以及第二部分,其联接到第一部分,第二部分由第一层组成,第一层不与第二部分中的第二层的水平和垂直表面接触。 金属结构可用作耐腐蚀保险丝。 金属结构也可以用作电阻元件。 高耐压电阻器结构允许在混合电压,混合信号和模拟/数字应用中使用。 电阻元件具有低电容,低效果,高线性度,高熔点温度和高临界电流故障。 电阻器结构可以形成在电介质槽的壁上。 该结构可以应用于诸如ESD网络,RC耦合MOSFET,电阻器镇流MOSFET等电路应用。 电阻可以与MOSFET或其他结构串联。
    • 8. 发明授权
    • Antifuse structure and process
    • 形成反熔丝的方法
    • US06344373B1
    • 2002-02-05
    • US09106980
    • 1998-06-29
    • Arup BhattacharyyaRobert M. GeffkenChung H. LamRobert K. Leidy
    • Arup BhattacharyyaRobert M. GeffkenChung H. LamRobert K. Leidy
    • H01L2182
    • H01L23/5252H01L2924/0002H01L2924/00
    • According to the preferred embodiment, an antifuse structure and method for personalizing a semiconductor device is provided that overcomes the limitations of the prior art. The preferred embodiment antifuse comprises a two layer transformable insulator core between two electrodes. The transformable core is normally non-conductive but can be transformed into a conductive material by supplying a sufficient voltage across the electrodes. The two layer core preferably comprises an injector layer and a dielectric layer. The injector layer preferably comprises a two phase material such as silicon rich nitride or silicon rich oxide. Initially, the injector layer and dielectric layer are non-conductive. When a sufficient voltage is applied the core fuses together and becomes conductive.
    • 根据优选实施例,提供了克服现有技术限制的用于个性化半导体器件的反熔丝结构和方法。 优选的实施例反熔丝包括在两个电极之间的两层可变形的绝缘体芯。 可变形的芯通常是非导电的,但是可以通过在电极之间提供足够的电压而将其转变成导电材料。 两层芯优选包括注入层和电介质层。 注射器层优选地包括两相材料,例如富氮的氮化物或富硅氧化物。 最初,喷射器层和电介质层是不导电的。 当施加足够的电压时,芯保持在一起并变得导电。
    • 9. 发明授权
    • Antifuse structure
    • 防腐结构
    • US5811870A
    • 1998-09-22
    • US850033
    • 1997-05-02
    • Arup BhattacharyyaRobert M. GeffkenChung H. LamRobert K. Leidy
    • Arup BhattacharyyaRobert M. GeffkenChung H. LamRobert K. Leidy
    • H01L21/82H01L23/525H01L29/04
    • H01L23/5252H01L2924/0002
    • According to the preferred embodiment, an antifuse structure and method for personalizing a semiconductor device is provided that overcomes the limitations of the prior art. The preferred embodiment antifuse comprises a two layer transformable insulator core between two electrodes. The transformable core is normally non-conductive but can be transformed into a conductive material by supplying a sufficient voltage across the electrodes. The two layer core preferably comprises an injector layer and a dielectric layer. The injector layer preferably comprises a two phase material such as silicon rich nitride or silicon rich oxide. Initially, the injector layer and dielectric layer are non-conductive. When a sufficient voltage is applied the core fuses together and becomes conductive.
    • 根据优选实施例,提供了克服现有技术限制的用于个性化半导体器件的反熔丝结构和方法。 优选的实施例反熔丝包括在两个电极之间的两层可变形的绝缘体芯。 可变形的芯通常是非导电的,但是可以通过在电极之间提供足够的电压而将其转变成导电材料。 两层芯优选包括注入层和电介质层。 注射器层优选地包括两相材料,例如富氮的氮化物或富硅氧化物。 最初,喷射器层和电介质层是不导电的。 当施加足够的电压时,芯保持在一起并变得导电。
    • 10. 发明申请
    • SACRIFICIAL METAL SPACER DUAL DAMASCENE
    • US20080203579A1
    • 2008-08-28
    • US12116490
    • 2008-05-07
    • Edward C. CooneyRobert M. GeffkenAnthony K. Stamper
    • Edward C. CooneyRobert M. GeffkenAnthony K. Stamper
    • H01L23/522
    • H01L21/76844H01L21/76811H01L21/76813
    • A method and structure for a dual damascene interconnect structure comprises forming wiring lines in a metallization layer over a substrate, shaping a laminated insulator stack above the metallization layer, patterning a hardmask over the laminated insulator stack, forming troughs in the hardmask, creating sacrificial tungsten sidewall spacers in the troughs, patterning the laminated insulator stack, removing the sacrificial sidewall spacers, forming vias in the patterned laminated insulator stack, and depositing a metal liner and conductive material into the vias and troughs, wherein the laminated insulator stack comprises a dielectric layer further comprising oxide and polyarylene. The step of depositing prevents the laminated insulator stack from sputtering into the vias. Moreover, the step of depositing comprises cleaning the vias and troughs, optionally performing a reactive ion etching or argon sputter cleaning, depositing a plurality of metal layers over the vias and troughs, and depositing copper in the vias and troughs.
    • 用于双镶嵌互连结构的方法和结构包括在衬底上的金属化层中形成布线,在金属化层上方形成叠层绝缘体堆叠,在叠层绝缘体堆叠上形成硬掩模,在硬掩模中形成槽,从而产生牺牲钨 在槽中的侧壁间隔物,图案化叠层绝缘体堆叠,去除牺牲侧壁间隔物,在图案化的层压绝缘体堆叠中形成通孔,以及将金属衬垫和导电材料沉积到通孔和槽中,其中层压绝缘体堆叠包括介电层 还包含氧化物和聚亚芳基。 沉积步骤防止层压的绝缘体叠层溅射到通孔中。 此外,沉积步骤包括清洁通孔和槽,可选地执行反应离子蚀刻或氩溅射清洗,在通孔和槽上沉积多个金属层,以及在通孔和槽中沉积铜。