会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Virtual multi-port RAM
    • 虚拟多端口RAM
    • US5204841A
    • 1993-04-20
    • US873672
    • 1992-04-23
    • Barbara A. ChappellTerry I. ChappellMahmut K. EbciogluStanley E. Schuster
    • Barbara A. ChappellTerry I. ChappellMahmut K. EbciogluStanley E. Schuster
    • G06F12/04G06F12/08G11C7/10G11C8/12G11C8/16
    • G11C8/16G06F12/04G11C7/103G11C8/12G06F12/0855
    • A virtual multi-port RAM (VMPRAM) structure has automatic port sequencing and single-port array density and speed. VMPRAM employs input-triggered, self-resetting macros in a pipelined architecture to provide multiple self-timed on-chip cycles during one machine cycle. The VMPRAM incorporates an SRAM segmented into many input triggered, self-resetting, fast cycling blocks. A timing signal is derived from a selected SRAM block for releasing the next select signals and data to the SRAM blocks. The SRAM block inputs are only the data input bus and the decoded signals needed to select a wordline and a bitline pair, and the SRAM block cycle is only the time needed to provide adequate pulse width for word lines and bitlines. Each SRAM block, and all the circuit blocks in the path to access the SRAM blocks, are input-triggered and self-resetting. The multiple address and data input latches are multiplexed at the driver to the true and complement buses to the SRAM segments, and those buses are self-resetting. Similarly, the selected SRAM block reads data out onto a self-resetting bus, and address and data inputs are latched in blocks that are set up for the release signal by the release of the adjacent block, and these blocks are all self-resetting.
    • 虚拟多端口RAM(VMPRAM)结构具有自动端口排序和单端口阵列密度和速度。 VMPRAM采用输入触发的自复位宏,采用流水线架构,在一个机器周期内提供多个自定时片上循环。 VMPRAM集成了一个SRAM,分为许多输入触发,自复位,快速循环模块。 定时信号从所选择的SRAM块导出,用于将下一个选择信号和数据释放到SRAM块。 SRAM块输入只是数据输入总线和选择字线和位线对所需的解码信号,SRAM块周期只是为字线和位线提供足够的脉冲宽度所需的时间。 每个SRAM块和访问SRAM块的路径中的所有电路块都是输入触发和自复位。 多个地址和数据输入锁存器在驱动器处被复用到SRAM段的真实和补码总线,这些总线是自复位的。 类似地,所选的SRAM块将数据读出到自复位总线上,并且通过相邻块的释放来将地址和数据输入锁存在用于释放信号的块中,并且这些块都是自复位的。
    • 2. 发明授权
    • Fast comparator circuit
    • 快速比较电路
    • US5471188A
    • 1995-11-28
    • US320477
    • 1994-10-07
    • Barbara A. ChappellTerry I. ChappellBruce M. FleischerStanley E. Schuster
    • Barbara A. ChappellTerry I. ChappellBruce M. FleischerStanley E. Schuster
    • G06F7/04G06F7/02
    • G06F7/02
    • A fast comparator circuit, including a plurality of first switches operating in parallel. A first data bit from a first data word is input into a first input of each first switch, and a corresponding second data bit from a second data word is respectively input into a second input of each first switch. Each first switch provides a first logic state output when the first data bit matches the corresponding second data bit or a second logic state output when the first data bit does not match the second data bit. A plurality of second switches receive the respective logic state outputs and produce a combined output, indicating an all match or a mismatch, to a third switch combination connected to a first branch node and a second branch node to create a first voltage difference between the first and second branch nodes when an all match output results and a second voltage difference between the first and second branch node when a mismatch output results. A sense amplifier operates to amplify the voltage differentials that develope due to an imbalance caused in the conductance at the two branch nodes.
    • 一种快速比较器电路,包括并行操作的多个第一开关。 来自第一数据字的第一数据位被输入到每个第一开关的第一输入端,并且来自第二数据字的对应的第二数据位分别输入到每个第一开关的第二输入端。 当第一数据位与第二数据位匹配时,每个第一开关提供第一逻辑状态输出,或者当第一数据位与第二数据位不匹配时提供第二逻辑状态输出。 多个第二开关接收相应的逻辑状态输出并产生指示全部匹配或不匹配的组合输出到连接到第一分支节点和第二分支节点的第三开关组合,以在第一和第二分支节点之间产生第一电压差 以及当匹配输出结果时,第二分支节点和第一和第二分支节点之间的第二电压差得到结果。 感测放大器用于放大由于在两个分支节点处的电导引起的不平衡而发展的电压差。
    • 5. 发明授权
    • Virtual multi-port RAM employing multiple accesses during single machine
cycle
    • 虚拟多端口RAM在单机周期中采用多次访问
    • US5542067A
    • 1996-07-30
    • US345328
    • 1994-11-21
    • Barbara A. ChappellTerry I. ChappellMahmut K. EbciogluStanley E. Schuster
    • Barbara A. ChappellTerry I. ChappellMahmut K. EbciogluStanley E. Schuster
    • G11C7/10G11C8/16G05F12/00
    • G11C8/16G11C7/103G11C7/1072
    • A virtual multi-port RAM (VMPRAM) structure has automatic port sequencing and single-port array density and speed. VMPRAM employs input-triggered, self-resetting macros in a pipelined architecture to provide multiple self-timed on-chip cycles during one machine cycle. The VMPRAM incorporates an SRAM segmented into many input triggered, self-resetting, fast cycling blocks. A timing signal is derived from a selected SRAM block for releasing the next select signals and data to the SRAM blocks. The SRAM block inputs are only the data input bus and the decoded signals needed to select a wordline and a bitline pair, and the SRAM block cycle is only the time needed to provide adequate pulse width for word lines and bitlines. Each SRAM block, and all the circuit blocks in the path to access the SRAM blocks, are input-triggered and self-resetting. The multiple address and data input latches are multiplexed at the driver to the true and complement buses to the SRAM segments, and those buses are self-resetting. Similarly, the selected SRAM block reads data out onto a self-resetting bus, and address and data inputs are latched in blocks that are set up for the release signal by the release of the adjacent block, and these blocks are all self-resetting.
    • 虚拟多端口RAM(VMPRAM)结构具有自动端口排序和单端口阵列密度和速度。 VMPRAM采用输入触发的自复位宏,采用流水线架构,在一个机器周期内提供多个自定时片上循环。 VMPRAM集成了一个SRAM,分为许多输入触发,自复位,快速循环模块。 定时信号从所选择的SRAM块导出,用于将下一个选择信号和数据释放到SRAM块。 SRAM块输入只是数据输入总线和选择字线和位线对所需的解码信号,SRAM块周期只是为字线和位线提供足够的脉冲宽度所需的时间。 每个SRAM块和访问SRAM块的路径中的所有电路块都是输入触发和自复位。 多个地址和数据输入锁存器在驱动器处被复用到SRAM段的真实和补码总线,这些总线是自复位的。 类似地,所选的SRAM块将数据读出到自复位总线上,并且通过相邻块的释放来将地址和数据输入锁存在用于释放信号的块中,并且这些块都是自复位的。
    • 10. 发明授权
    • High-performance, high-density CMOS decoder/driver circuit
    • 高性能,高密度CMOS解码器/驱动电路
    • US4618784A
    • 1986-10-21
    • US695664
    • 1985-01-28
    • Barbara A. ChappellThekkemadathil V. RajeevakumarStanley E. SchusterLewis M. Terman
    • Barbara A. ChappellThekkemadathil V. RajeevakumarStanley E. SchusterLewis M. Terman
    • H03K19/096G11C8/10G11C11/34G11C11/407G11C11/413G11C8/00H03K19/017H03K19/20
    • G11C8/10
    • A decoder/driver circuit for a semiconductor momory having a A1 to AN (true) and A1 to AN (complement) address lines for receiving A1 to AN address bit signals thereon from internal address buffers. A .PHI.PC line is included for receiving a .PHI.PC precharge clock signal thereon and a .PHI.R line is provided for receiving a .PHI.R reset clock signal thereon. The decoder/driver circuit includes a NOR decoder means having a plurality of transistor switching devices connected to A1 to AN-1 or A1 to AN-1 of the true and complement address lines for the AN to AN-1 address bits for producing a high or low level signal on a decoder output node depending on the address bits state. The decoder/driver circuit further includes a selection means having a plurality of transistor devices connected to the output node of the decoder to produce a first selection signal when the decoder output node and the AN line is high and a second selection signal when the decoder output node and the AN line is high. A driver circuit is connected to the selection means and is responsive to the output signal of the NOR decoder circuit and the first selection signal to provide an output signal on a first memory word line and is further responsive to the output signal of the NOR decoder circuit and the second selection signal to provide an output signal on a second memory word line.
    • 一种具有A1至AN(真)和A1至& upbar和A(补码)地址线的半导体器件的解码器/驱动器电路,用于从内部地址缓冲器向其接收A1至AN地址位信号。 包括PHI PC线,用于在其上接收PHI PC预充电时钟信号,并且提供PHI R线用于在其上接收PHI R复位时钟信号。 解码器/驱动器电路包括NOR解码器装置,其具有连接到用于AN到AN-1地址位的真和补地址线的A1至AN-1或A1至AN-1的多个晶体管开关装置,用于产生高电平 或根据地址位状态在解码器输出节点上的低电平信号。 解码器/驱动器电路还包括选择装置,其具有连接到解码器的输出节点的多个晶体管器件,以在解码器输出节点和AN线路为高电平时产生第一选择信号,并且当解码器输出时产生第二选择信号 节点和&upbar&A线高。 驱动器电路连接到选择装置,并且响应于NOR解码器电路的输出信号和第一选择信号,以在第一存储器字线上提供输出信号,并且还响应于NOR解码器电路的输出信号 以及第二选择信号,以在第二存储器字线上提供输出信号。