会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明申请
    • PROCESSING WIRELESS COMMUNICATION DATA IN PRESENCE OF FORMAT UNCERTAINTY
    • 处理格式不确定性的无线通信数据
    • WO2004077722A3
    • 2006-06-08
    • PCT/US2004004658
    • 2004-02-18
    • INTERDIGITAL TECH CORPREZNIK ALEXANDERHEPLER EDWARD L
    • REZNIK ALEXANDERHEPLER EDWARD L
    • H04B1/707H04L1/00H04L1/18
    • H04L1/1829H04B1/707H04L1/0006H04L1/0025H04L1/0032H04L1/0071
    • Components and method are provided to efficiently process wireless communications data where prior knowledge of the specific format of the communication data is unavailable. A wireless transmit receive unit (WTRU) is configured for use in a wireless communication system where communication data for selected channels is transmitted in system time frames. The WTRU has a receiver, a received chip rate processor (RCRP) to despread each wireless signal of spread data received in each time frame using a minimum spreading code or other appropriate key sequence, a memory storing despread data for each time frame, a format detector to determine the number of physical channels and respective spreading factor for each physical channel for the wireless signal of spread data received in each time frame, and a de-interleaver for de-interleaving stored data despread by the RCPR for each time frame into the number of physical channels determined by the format detector.
    • 提供组件和方法以有效地处理无线通信数据,其中通信数据的特定格式的先前知识不可用。 无线发射接收单元(WTRU)被配置为在无线通信系统中使用,其中所选择的信道的通信数据以系统时间帧传输。 WTRU具有接收机,接收到的码片速率处理器(RCRP),以使用最小扩展码或其他适当的密钥序列来解扩每个时间帧中接收的扩展数据的每个无线信号,存储每个时间帧的解扩数据的存储器,格式 检测器,以确定用于每个时间帧中接收的扩展数据的无线信号的每个物理信道的物理信道数量和相应的扩展因子,以及解交织器,用于将由每个时间帧被RCPR解扩的存储数据解交织成 由格式检测器确定的物理通道数。
    • 6. 发明申请
    • SYMBOL RATE HARDWARE ACCELERATOR
    • 符号速率硬件加速器
    • WO2008008512A3
    • 2008-04-10
    • PCT/US2007016031
    • 2007-07-12
    • INTERDIGITAL TECH CORPHEPLER EDWARD L
    • HEPLER EDWARD L
    • H04L1/00G06F11/00
    • H04L1/0043H04L1/0065H04L1/0071
    • A hardware accelerator includes a first buffer, a second buffer, address generator(s), a translation read-only memory (ROM), a cyclic redundancy check (CRC) generator, a convolutional encoder and a controller. The first and second buffers store information bits. The address generator(s) generate(s) an address for accessing the first buffer, the second buffer and a shared memory architecture (SMA). The translation ROM is used in generating a translated address for accessing the first buffer and the second buffer. The controller sets parameters for the CRC generator, the convolutional encoder and the address generator, and performs a predefined sequence of control commands for channel processing, such as reordering, block coding, parity tailing, puncturing, convolutional encoding, and interleaving, on the information bits by manipulating the information bits while moving the information bits among the first buffer, the second buffer, the SMA, the CRC generator, and the convolutional encoder.
    • 硬件加速器包括第一缓冲器,第二缓冲器,地址生成器,转换只读存储器(ROM),循环冗余校验(CRC)发生器,卷积编码器和控制器。 第一和第二缓冲器存储信息位。 地址生成器生成用于访问第一缓冲器,第二缓冲器和共享存储器体系结构(SMA)的地址。 翻译ROM用于生成用于访问第一缓冲器和第二缓冲器的翻译地址。 控制器设置CRC发生器,卷积编码器和地址生成器的参数,并且对信息执行诸如重新排序,块编码,奇偶校验拖尾,删截,卷积编码和交织等信道处理的预定义的控制命令序列 在第一缓冲器,第二缓冲器,SMA,CRC发生器和卷积编码器中移动信息位的同时操纵信息位。