会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明申请
    • SEQUENTIAL LOGIC CIRCUIT AND METHOD OF PROVIDING SETUP TIMING VIOLATION TOLERANCE THEREFOR
    • 顺序逻辑电路及其提供设置时序违反的方法
    • WO2013179089A1
    • 2013-12-05
    • PCT/IB2012/052700
    • 2012-05-30
    • FREESCALE SEMICONDUCTOR, INC.PRIEL, MichaelFLESHEL, LeonidROZEN, Anton
    • PRIEL, MichaelFLESHEL, LeonidROZEN, Anton
    • H03K19/173H03K21/16
    • H03K19/0016H03K5/135H03K19/00323H03K19/00369H03K19/173
    • A sequential logic circuit comprising a first latch component comprising a data input arranged to receive an input signal, a data output arranged to output a current logical state of the first latch component and a clock input arranged to receive a clock signal; the first latch component being arranged to comprise a transparent state upon the clock signal received thereby comprising a first logical state, and to comprise a latched state upon the clock signal received thereby comprising a second logical state, and a second latch component comprising a data input arranged to receive an input signal, a data output operably coupled to an output of the sequential logic circuit and arranged to output a current state of the second latch component and a clock input arranged to receive a clock signal; the second latch component being arranged to comprise a transparent state upon the clock signal received thereby comprising a second logical state, and to comprise a latched state upon the clock signal received thereby comprising a first logical state. The sequential logic circuit is arranged to operate in at least a first operating mode in which the data input of the first latch component and the data input of the second latch component are operably coupled to a first input of the sequential logic circuit, and in which the clock signals provided to the first and second latch components are such that a transition of the second latch component from a transparent state to a latched state is delayed relative to a corresponding transition of the first latch component from a transparent state to a latched state for a time period for receiving late data.
    • 一种顺序逻辑电路,包括:第一锁存器组件,包括布置成接收输入信号的数据输入;布置成输出第一锁存器组件的当前逻辑状态的数据输出和布置成接收时钟信号的时钟输入; 所述第一锁存部件被布置为在接收到的所述时钟信号时包括透明状态,由此包括第一逻辑状态,并且包括在接收到的所述时钟信号的锁存状态,由此包括第二逻辑状态,以及包括数据输入的第二锁存部件 布置成接收输入信号,数据输出可操作地耦合到顺序逻辑电路的输出并且被布置成输出第二锁存部件的当前状态和布置成接收时钟信号的时钟输入; 所述第二锁存器组件被布置为在接收到的所述时钟信号后包括透明状态,由此包括第二逻辑状态,并且包括在接收到的所述时钟信号时的锁存状态,由此包括第一逻辑状态。 顺序逻辑电路被布置为在至少第一操作模式中操作,其中第一锁存部件的数据输入和第二锁存部件的数据输入可操作地耦合到顺序逻辑电路的第一输入,并且其中 提供给第一和第二锁存部件的时钟信号使得第二锁存部件从透明状态到锁存状态的转变相对于第一锁存部件从透明状态到锁存状态的对应转变而延迟, 接收延迟数据的时间段。
    • 6. 发明申请
    • AN INTEGRATED CIRCUIT AND A METHOD OF POWER MANAGEMENT OF AN INTEGRATED CIRCUIT
    • 集成电路的集成电路和集成电路的电源管理方法
    • WO2012069880A1
    • 2012-05-31
    • PCT/IB2010/055415
    • 2010-11-25
    • FREESCALE SEMICONDUCTOR, INC.ROZEN, AntonFLESHEL, LeonidPRIEL, Michael
    • ROZEN, AntonFLESHEL, LeonidPRIEL, Michael
    • G06F1/26G06F13/14
    • H03K17/16G06F1/3287Y02D10/171Y02D50/20
    • An integrated circuit (2) includes a plurality of power gating elements (14 - 16) for controlling power applied to a first module (4) which is in a powered off state, while a second module (6) is in a powered on state, the second module (6) being coupled to receive at least one signal from the first module (4) when the first module is powered on. Each power gating element (14 - 16) is coupled to a synchronization controller (10) for controlling the power gating elements (14 - 16) to ramp up the power gated to the first module (4) in order to power it up and, for a time while the power gated to the first module (4) is below a first level, reducing the power gated to the second module (6), and for a time when the power gated to the first module (4) is above the first level, increasing the power gated to the second module (6).
    • 集成电路(2)包括多个电源门控元件(14-16),用于控制施加到处于断电状态的第一模块(4)的电力,而第二模块(6)处于通电状态 ,所述第二模块(6)被耦合以在所述第一模块通电时从所述第一模块(4)接收至少一个信号。 每个电源门控元件(14-16)耦合到同步控制器(10),用于控制功率门控元件(14-16)以使门控到第一模块(4)的功率升高,以向其供电, 一旦所述第一模块(4)门控的电力低于第一电平,则减小门控到第二模块(6)的电力,并且在第一模块(4)的电源高于所述第一模块 第一级,增加选通第二模块的功率(6)。
    • 7. 发明申请
    • ELECTRONIC CIRCUIT AND METHOD FOR STATE RETENTION POWER GATING
    • 电子电路和状态保持功率增益的方法
    • WO2011154778A1
    • 2011-12-15
    • PCT/IB2010/052613
    • 2010-06-11
    • FREESCALE SEMICONDUCTOR, INC.PRIEL, MichaelFLESHEL, LeonidROZEN, Anton
    • PRIEL, MichaelFLESHEL, LeonidROZEN, Anton
    • H03K3/356H03K19/003G06F1/04
    • H03K3/00H03K3/012H03K19/0008
    • A method and a electronic circuit, the method includes: sending to a switching circuit, to a state retention power gating (SRPG) circuit and to a first power source a control signal indicating that the SRPG circuit should operate in a functional mode; coupling, by the switching circuit, a third power grid to a first power grid; supplying power from the first power source to the SRPG circuit via the first power grid, the switching circuit and the third power grid; supplying power from a second power source to a second circuit via a second power grid; sending to the switching circuit, to the SRPG circuit and to the first power source a control signal indicating that the SRPG circuit should operate in a state retention mode; coupling, by the switching circuit, the third power grid to the second power grid; supplying power from the second power source to the SRPG circuit via the second power grid, the switching circuit and the third power grid; supplying power from the second power source to the second circuit via the second power grid; and storing, by the SRPG state information.
    • 一种方法和电子电路,所述方法包括:向切换电路发送状态保持电源选通(SRPG)电路和向第一电源发送指示SRPG电路应以功能模式工作的控制信号; 由开关电路将第三电网耦合到第一电网; 通过第一电网,开关电路和第三电网从第一电源向SRPG电路供电; 经由第二电网从第二电源向第二电路供电; 向SRPG电路和第一电源发送指示SRPG电路在状态保持模式下工作的控制信号; 由开关电路将第三电网耦合到第二电网; 通过第二电网,开关电路和第三电网从第二电源向SRPG电路供电; 经由所述第二电网从所述第二电源向所述第二电路供电; 并通过SRPG状态信息存储。
    • 8. 发明申请
    • BYPASS CAPACITOR CIRCUIT AND METHOD OF PROVIDING A BYPASS CAPACITANCE FOR AN INTEGRATED CIRCUIT DIE
    • 旁路电容器电路和为集成电路提供旁路电容的方法
    • WO2011064624A1
    • 2011-06-03
    • PCT/IB2009/055418
    • 2009-11-30
    • FREESCALE SEMICONDUCTOR, INC.PRIEL, MichaelFLESHEL, LeonidROZEN, Anton
    • PRIEL, MichaelFLESHEL, LeonidROZEN, Anton
    • H01L27/108H01L21/8242G11C11/24G11C11/34
    • H01L23/5223G11C2029/5002H01L22/14H01L22/22H01L23/49589H01L23/5286H01L23/585H01L2924/0002H01L2924/00
    • A bypass capacitor circuit (30) for an integrated circuit (IC) comprises one or more capacitive devices (32, 34, 36), each arranged in a segment of a seal ring area (16) of a die (12), which comprises the IC. A method of providing a bypass capacitance for an IC comprises providing (66) a semiconductor wafer device comprising a plurality of dies, each comprising an IC; arranging (68) one or more capacitive devices in a seal ring area of at least one of the IC; dicing (70) the semiconductor wafer device; in a test mode, for each (72) of the one or more capacitive devices, enabling (74) the capacitive device, determining (76) an operability parameter value indicative of an operability of the capacitive device, and storing (78) the operability parameter in a memory device; and in a normal operation mode, providing (80) a bypass capacitance to the IC depending on a capacitance of one or more of the capacitive devices having an associated operability parameter value indicative of a non-defectiveness of the corresponding capacitive device.
    • 用于集成电路(IC)的旁路电容器电路(30)包括一个或多个电容器件(32,34,36),每个电容器件布置在管芯(12)的密封环区域(16)的段中,其包括 IC。 提供用于IC的旁路电容的方法包括提供(66)包括多个芯片的半导体晶片装置,每个芯片包括IC; 在所述IC中的至少一个的密封环区域中布置(68)一个或多个电容性器件; 切割(70)半导体晶片装置; 在测试模式下,对于一个或多个电容性装置中的每个(72),启用(74)电容性装置,确定(76)表示电容性装置的可操作性的可操作性参数值,并且存储(78)可操作性 参数; 并且在正常操作模式中,根据具有指示对应的电容性装置的非缺陷性的相关联的可操作性参数值的一个或多个电容性装置的电容,向IC提供(80)旁路电容。
    • 9. 发明申请
    • ELECTRONIC DEVICE AND METHOD
    • 电子设备和方法
    • WO2012143759A1
    • 2012-10-26
    • PCT/IB2011/051728
    • 2011-04-20
    • FREESCALE SEMICONDUCTOR, INC.PRIEL, MichaelTZYTKIN, DovSOFER, Sergey
    • PRIEL, MichaelTZYTKIN, DovSOFER, Sergey
    • G06F1/04G06F1/26
    • G01R21/133G06F1/10G06F1/28G06F1/30G06F1/3237Y02D10/128
    • An electronic device (10) comprises one or more functional units (22, 24, 26), each functional unit (22, 24, 26) being clocked by a respective clock signal (CKG_A; CKG_B; CKG_C). The electronic device (10) further comprises a monitoring unit (40) for providing a real-time estimate (l_ES) of an electrical current consumed by the functional units (22, 24, 26). The monitoring unit (40) provides the real-time estimate on the basis of characteristic signals. The characteristic signals may comprise one or more of said clock signals (CKG_A, CKG_B, CKG_C), or one or more clock generating signals used to generate said clock signals. The electronic device (10) may further comprise a power regulator (14) responsive to the real-time estimate (l_ES). A method of estimating in real-time an electrical current consumed by one or more functional units is also described.
    • 电子设备(10)包括一个或多个功能单元(22,24,26),每个功能单元(22,24,26)由相应的时钟信号(CKG_A; CKG_B; CKG_C)计时。 电子设备(10)还包括监视单元(40),用于提供由功能单元(22,24,26)消耗的电流的实时估计(1_ES)。 监视单元(40)基于特征信号提供实时估计。 特征信号可以包括一个或多个所述时钟信号(CKG_A,CKG_B,CKG_C)或用于产生所述时钟信号的一个或多个时钟产生信号。 电子设备(10)还可以包括响应于实时估计(1_ES)的功率调节器(14)。 还描述了实时估计一个或多个功能单元消耗的电流的方法。
    • 10. 发明申请
    • VOLTAGE LEVEL SHIFTER HAVING A FIRST OPERATING MODE AND A SECOND OPERATING MODE
    • 具有第一操作模式和第二操作模式的电压水平切换器
    • WO2011132022A1
    • 2011-10-27
    • PCT/IB2010/051766
    • 2010-04-22
    • FREESCALE SEMICONDUCTOR, INC.PRIEL, MichaelSOFER, SergeyTZYTKIN, Dov
    • PRIEL, MichaelSOFER, SergeyTZYTKIN, Dov
    • H03K19/0185
    • H03K19/018521
    • A voltage level shifter (10) is used to translate a binary input signal (IN_L) representing a binary sequence to a binary output signal (OUT_H) representing the same binary sequence. The input signal is provided by an input voltage (VIN) varying between a first input voltage level (VSS) and a second input voltage level (VDD). The output signal is provided by an output voltage (VOUT) varying between a first output voltage level (VBB) and a second output voltage level (VPP). The output signal has a delay relative to the input signal, and the voltage level shifter has a leakage current. The voltage level shifter has a first operating mode and a second operating mode. In the second operating mode, the delay is shorter while the leakage current is higher than in the first operating mode.
    • 电压电平移位器(10)用于将表示二进制序列的二进制输入信号(IN_L)转换为表示相同二进制序列的二进制输出信号(OUT_H)。 输入信号由在第一输入电压电平(VSS)和第二输入电压电平(VDD)之间变化的输入电压(VIN)提供。 输出信号由在第一输出电压电平(VBB)和第二输出电压电平(VPP)之间变化的输出电压(VOUT)提供。 输出信号相对于输入信号具有延迟,电压电平移位器具有漏电流。 电压电平移位器具有第一操作模式和第二操作模式。 在第二操作模式中,延迟较短,而漏电流高于第一操作模式。