会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • SIGNAL PROCESSING DEVICE AND COMMUNICATION DEVICE
    • 信号处理装置和通信装置
    • US20170047942A1
    • 2017-02-16
    • US15307044
    • 2015-01-28
    • SUMITOMO ELECTRIC INDUSTRIES, LTD.
    • Takashi MAEHATA
    • H03M3/00
    • H03M3/30H03M3/02H03M3/402H04B1/71637H04L1/0003H04L27/00
    • Reduction in signal intensity of a harmonic component included in an output of a delta-sigma modulator is suppressed. A signal processing device includes: a delta-sigma modulator 11 that outputs a pulse signal; a first processor 12 that generates, from the pulse signal PO outputted from the delta-sigma modulator 11, a discontinuous pulse signal PC in which each of one-pulse sections in the pulse signal PO has a low level region on at least one of a rear end and a front end of the one-pulse section; and a second processor that generates a short-width pulse signal PS having a pulse width shorter than a pulse width of the discontinuous pulse signal PC generated by the first processor 12.
    • 抑制包含在Δ-Σ调制器的输出中的谐波分量的信号强度的降低。 信号处理装置包括:Δ-Σ调制器11,其输出脉冲信号; 从Δ-Σ调制器11输出的脉冲信号PO生成不连续脉冲信号PC的第一处理器12,其中脉冲信号PO中的每一个脉冲区段中的至少一个具有低电平区域 后端和单脉冲部分的前端; 以及第二处理器,其生成具有比由第一处理器12产生的不连续脉冲信号PC的脉冲宽度短的脉冲宽度的短宽度脉冲信号PS。
    • 5. 发明授权
    • Superconductor analog to digital converter
    • 超导体模数转换器
    • US09312878B1
    • 2016-04-12
    • US14522842
    • 2014-10-24
    • Hypres, Inc.
    • Amol InamdarDeepnarayan Gupta
    • H03M1/12H03M3/02H03M1/68H03M1/08
    • H03M3/458H03M1/0854H03M1/12H03M1/1245H03M1/68H03M3/02H03M3/46
    • Superconductor analog-to-digital converters (ADC) offer high sensitivity and large dynamic range. One approach to increasing the dynamic range further is with a subranging architecture, whereby the output of a coarse ADC is converted back to analog and subtracted from the input signal, and the residue signal fed to a fine ADC for generation of additional significant bits. This also requires a high-gain broadband linear amplifier, which is not generally available within superconductor technology. In a preferred embodiment, a distributed digital fluxon amplifier is presented, which also integrates the functions of integration, filtering, and flux subtraction. A subranging ADC design provides two ADCs connected with the fluxon amplifier and subtractor circuitry that would provide a dynamic range extension by about 30-35 dB.
    • 超导体模数转换器(ADC)具有高灵敏度和大动态范围。 进一步增加动态范围的一种方法是使用子架构,由此将粗略ADC的输出转换回模拟并从输入信号中减去,并将剩余信号馈送到精细ADC以产生额外的有效位。 这也需要高增益宽带线性放大器,这在超导体技术中通常不可用。 在优选实施例中,提出了分布式数字通量放大器,其还集成了积分,滤波和磁通减法的功能。 子阵列ADC设计提供了两个与物理放大器和减法器电路连接的ADC,可提供大约30-35 dB的动态范围扩展。
    • 7. 发明授权
    • Delta-sigma D/A converter
    • Delta-sigma D / A转换器
    • US08988261B2
    • 2015-03-24
    • US13884639
    • 2011-10-20
    • Roberto LugliMichael KornAlfred ZotzStephan Damith
    • Roberto LugliMichael KornAlfred ZotzStephan Damith
    • H03M1/82H03M3/02H03M3/00H03M7/30
    • H03M3/02H03M3/358H03M3/506H03M7/3028
    • A delta-sigma D/A converter, by which a digital valued, input signal is convertible into a binary, clock signal time discrete, output signal. By forming an average value of the output signal over a number of clock signal cycles, an analog value of the input signal can be displayed. The delta-sigma D/A converter is embodied in such a manner that, in use, it provides the output signal by serial arrangement of signal patterns of a set of signal patterns, wherein the signal patterns of the set are, in each case, binary, clock signal time discrete and extend over a signal pattern cycles total of a plurality of clock cycles. At least two signal patterns of the set have mutually different signal pattern average values, which are formed over the respective signal pattern cycles total, and all signal patterns of the set have, in each case, essentially the same number, especially exactly the same number, of edges.
    • Δ-ΣD / A转换器,数字值的输入信号可转换为二进制时钟信号时间离散的输出信号。 通过在多个时钟信号周期上形成输出信号的平均值,可以显示输入信号的模拟值。 Δ-ΣD / A转换器以这样的方式实现:在使用中,其通过串联布置一组信号模式的信号模式来提供输出信号,其中在每种情况下,该组信号模式, 二进制,时钟信号时间离散并在信号模式上延伸总共多个时钟周期。 该集合的至少两个信号模式具有相互不同的信号模式平均值,它们在相应的信号模式周期总数上形成,并且在每种情况下,该集合的所有信号模式具有基本上相同的数量,特别是完全相同的数量 ,边缘。
    • 9. 发明授权
    • Bandpass-sampling delta-sigma demodulator
    • 带通采样δ-sigma解调器
    • US08717212B2
    • 2014-05-06
    • US13623350
    • 2012-09-20
    • Phuong Huynh
    • Phuong Huynh
    • H03M3/00
    • H03M3/02H03M3/40H03M3/41
    • An improved quadrature bandpass-sampling delta-sigma analog-to-digital demodulator is provided, which includes a loop filter, an A/D responsive to the loop filter, and a first feedback D/A responsive to the A/D up-converted in frequency by a first multiplier and a clock. A first summing circuit is responsive to the first D/A and an RF input for providing an input to the loop filter. A plurality of feedback D/As is responsive to the A/D up-converted in different frequencies by a plurality of multipliers and a plurality of clocks for providing feedback inputs to the loop filter. The loop filter comprises a plurality of resonators arranged in cascade configuration, a plurality of analog mixers to provide frequency shifting of the error signals propagating through the resonators, and a plurality of summing circuits responsive to the feedback D/As.
    • 提供了改进的正交带通采样Δ-Σ模数转换器,其包括环路滤波器,响应于环路滤波器的A / D和响应于A / D上变频的第一反馈D / A 频率乘第一乘法器和时钟。 第一求和电路响应于第一D / A和RF输入,用于向环路滤波器提供输入。 多个反馈D / AA响应于通过多个乘法器在不同频率中上变频的A / D和用于向环路滤波器提供反馈输入的多个时钟。 环路滤波器包括以级联配置布置的多个谐振器,多个模拟混频器,用于提供通过谐振器传播的误差信号的频移,以及响应于反馈D / A的多个求和电路。