会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
    • 半导体集成电路设备
    • US20110068826A1
    • 2011-03-24
    • US12957462
    • 2010-12-01
    • Yuri AZUMAYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AZUMAYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • H03K19/0175
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed. The second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with a control signal sent from said third circuit block to said second circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block when the third circuit block instructs the second power supply state to the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路装置具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块或第二电源的指令保证第一电路块中的内部电路的操作 不能保证内部电路的运行状态。 第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有输入电路,该输入电路根据从所述第三电路块发送到所述第二电路块的控制信号 当第三电路块向第一电路块指示第二电源状态时,使得与第二电路块的工作电压保持一定的特定信号电平,而与第一电路块所提供的信号无关。
    • 2. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20050232053A1
    • 2005-10-20
    • US11109660
    • 2005-04-20
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • H01L21/822G11C5/00G11C5/14H01L27/04H03K19/00H03K19/0175
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has a first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed, wherein the second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with the control signal which was responded to when the second power supply state was instructed by the third circuit block to the first circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路器件具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块的指令或第二电源确保第一电路块中的内部电路的操作 其中第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有根据本发明的输入电路,其中内部电路的操作不被保证, 当第三电路块向第一电路块指示第二电源状态时响应的控制信号使得将特定信号电平维持为与第二电路块的工作电压无关,而与信号无关 由第一电路块提供。
    • 3. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US07855593B2
    • 2010-12-21
    • US12497982
    • 2009-07-06
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • G05F1/10G05F3/02
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed. The second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with a control signal sent from said third circuit block to said second circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block when the third circuit block instructs the second power supply state to the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路装置具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块或第二电源的指令保证第一电路块中的内部电路的操作 不能保证内部电路的运行状态。 第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有输入电路,该输入电路根据从所述第三电路块发送到所述第二电路块的控制信号 当第三电路块向第一电路块指示第二电源状态时,使得与第二电路块的工作电压保持一定的特定信号电平,而与第一电路块所提供的信号无关。
    • 4. 发明申请
    • SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
    • 半导体集成电路设备
    • US20090267686A1
    • 2009-10-29
    • US12497982
    • 2009-07-06
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • G05F1/10G05F3/02
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed. The second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with a control signal sent from said third circuit block to said second circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block when the third circuit block instructs the second power supply state to the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路装置具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块或第二电源的指令保证第一电路块中的内部电路的操作 不能保证内部电路的运行状态。 第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有输入电路,该输入电路根据从所述第三电路块发送到所述第二电路块的控制信号 当第三电路块向第一电路块指示第二电源状态时,使得与第二电路块的工作电压保持一定的特定信号电平,而与第一电路块所提供的信号无关。
    • 5. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20050218959A1
    • 2005-10-06
    • US11048909
    • 2005-02-03
    • Kentaro YamawakiYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Kentaro YamawakiYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • H01L21/822G06F1/00H01L23/522H01L27/02H01L27/04H03K17/687H03K19/00
    • H01L27/0207H01L23/5223H01L24/06H01L2224/04042H01L2224/05554H01L2224/05624H01L2224/45144H01L2224/48463H01L2224/48624H01L2924/13091H01L2924/14H01L2924/3011H03K17/6871H03K19/0016H01L2924/00014H01L2924/00
    • The invention provides a semiconductor integrated circuit device with improved designing efficiency while achieving higher functions. An inner circuit is surrounded by: a first cell in which a first switch element for connecting a power supply voltage line or an ground voltage supply line to a power supply line of an internal circuit is disposed below a first pair of power supply lines extending in a first direction; a second cell in which a second switch element and a third switch element are disposed below a pair of second power supply lines extending in a second direction, the second switch element for connecting a first bias line connected to a first well region and a first back bias line, and the third switch element for connecting a second bias line connected to a second well region and a second back bias line; and a third cell in which a plurality of kinds of elements are spread, including a power supply switch controller for controlling the first switch element below a corner power supply line for connecting the first and pair of second power supply lines, fourth and fifth switch elements for connecting the corresponding power supply voltage line and the ground voltage supply line of the circuit to the first and second bias lines, and a control circuit for controlling switch between the fourth and fifth switch elements and the second and third switch elements.
    • 本发明提供一种提高设计效率同时实现更高功能的半导体集成电路器件。 内部电路包围:第一单元,其中用于将电源电压线或地电压线连接到内部电路的电源线的第一开关元件设置在第一对延伸的电源线的下方 第一个方向 第二单元,其中第二开关元件和第三开关元件设置在沿第二方向延伸的一对第二电源线的下方,所述第二开关元件用于连接连接到第一阱区的第一偏置线和第一背面 偏置线和用于连接连接到第二阱区和第二背偏置线的第二偏置线的第三开关元件; 以及第三单元,其中扩展了多种元件,包括用于将第一开关元件控制在用于连接第一和第二对第二电源线的角电源线下方的第一开关元件的第四开关元件和第五开关元件 用于将相应的电源电压线和电路的接地电压线连接到第一和第二偏置线;以及控制电路,用于控制第四和第五开关元件与第二和第三开关元件之间的开关。
    • 10. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US08379425B2
    • 2013-02-19
    • US12714309
    • 2010-02-26
    • Kazuki FukuokaYasuto IgarashiRyo MoriYoshihiko YasuToshio Sasaki
    • Kazuki FukuokaYasuto IgarashiRyo MoriYoshihiko YasuToshio Sasaki
    • H02M1/00G06F1/26
    • H03K5/00H01L27/0203H01L27/0207H01L27/0928H01L27/11807H03K3/00H03K19/0016
    • Efficient reduction in power consumption is achieved by combinational implementation of a power cutoff circuit technique using power supply switch control and a DVFS technique for low power consumption. A power supply switch section fed with power supply voltage, a circuit block in which a power cutoff is performed by the power supply switch section, and a level shifter are formed in a DEEP-NWELL region formed over a semiconductor substrate. Another power supply switch section fed with another power supply voltage, a circuit block in which a power cutoff is performed by the power supply switch section, and a level shifter are formed in another DEEP-NWELL region formed over the semiconductor substrate. In this arrangement, there arises no possibility of short-circuiting between different power supplies via each DEEP-NWELL region formed over the semiconductor substrate.
    • 通过使用电源开关控制和DVFS技术组合实现断电电路技术实现功耗的有效降低,实现低功耗。 在半导体基板上形成的DEEP-NWELL区域中,形成供给电源电压的电源开关部,由电源开关部进行电源切断的电路块和电平移位器。 供给另一电源电压的另一个电源开关部分,由电源开关部分执行电源切断的电路块和电平移位器形成在形成在半导体衬底上的另一个DEEP-NWELL区域中。 在这种布置中,不存在通过半导体衬底上形成的每个DEEP-NWELL区域在不同电源之间短路的可能性。