会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Integrated circuit device incorporating DLL circuit
    • 集成电路器件结合DLL电路
    • US06522182B2
    • 2003-02-18
    • US09385008
    • 1999-08-27
    • Hiroyoshi TomitaNaoharu ShinozakiNobutaka TaniguchiWaichirou FujiedaYasuharu SatoKenichi KawasakiMasafumi YamazakiKazuhiro Ninomiya
    • Hiroyoshi TomitaNaoharu ShinozakiNobutaka TaniguchiWaichirou FujiedaYasuharu SatoKenichi KawasakiMasafumi YamazakiKazuhiro Ninomiya
    • H03L706
    • H03L7/0805G11C7/1072G11C7/222H03K5/131
    • In the present invention, an external power source supplied to an integrated circuit device is divided into a first external power source for the DLL circuit and a second external power source for circuits other than the DLL circuit. According to the present invention, it is arranged that power source noise generated in the second external power source cannot be transmitted to the variable delay circuit by utilizing the first external power source preferably for the variable delay circuit of the DLL circuit and even more preferably for its delay unit. Also, preferably, it is arranged that power source noise generated in the second external power source cannot be transmitted to the phase coincidence detection unit by utilizing the first power source for the phase coincidence detection unit in the phase comparison circuit of the DLL circuit. Also, by connecting the first external earthing power source to the variable delay circuit and/or phase coincidence detection unit, the effect of power source noise from the second external earthing power source originating from the operation of circuits other than these is suppressed.
    • 在本发明中,提供给集成电路装置的外部电源被分成用于DLL电路的第一外部电源和除了DLL电路以外的电路的第二外部电源。 根据本发明,通过利用第一外部电源优选用于DLL电路的可变延迟电路,而将第二外部电源中产生的电源噪声不能传输到可变延迟电路,甚至更优选地用于 其延迟单位。 此外,优选地,通过利用DLL电路的相位比较电路中的相位一致检测单元的第一电源,将第二外部电源中产生的电源噪声不能发送到相位一致检测单元。 此外,通过将第一外部接地电源连接到可变延迟电路和/或相位一致检测单元,抑制源于除了这些以外的电路的操作的来自第二外部接地电源的电源噪声的影响。
    • 4. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US06225843B1
    • 2001-05-01
    • US09385005
    • 1999-08-27
    • Nobutaka TaniguchiHiroyoshi Tomita
    • Nobutaka TaniguchiHiroyoshi Tomita
    • H03L700
    • H03L7/0805G11C7/22G11C7/222H03L7/0814H03L7/089
    • A semiconductor integrated circuit device includes a first delay circuit delaying a first clock signal, a second delay circuit delaying a second clock signal which has an inverted phase with respect to the first clock signal, a phase comparator outputting a phase error signal based on a comparison of the first clock signal and a feedback signal corresponding to an output signal from the first delay circuit, a delay control circuit generating a delay control signal based on the phase error signal, for variably controlling a delay quantity of the first and second delay circuits, and a timing adjusting circuit variably controlling a delay quantity of the second delay circuit by supplying the delay control signal to the second delay circuit at a timing synchronized to the second clock signal.
    • 半导体集成电路器件包括延迟第一时钟信号的第一延迟电路,延迟相对于第一时钟信号具有反相的第二时钟信号的第二延迟电路;基于比较器输出相位误差信号的相位比较器 所述第一时钟信号和对应于来自所述第一延迟电路的输出信号的反馈信号,延迟控制电路,基于所述相位误差信号产生延迟控制信号,用于可变地控制所述第一和第二延迟电路的延迟量, 以及定时调整电路,通过在与第二时钟信号同步的定时向第二延迟电路提供延迟控制信号,可变地控制第二延迟电路的延迟量。
    • 5. 发明授权
    • Timing clock generation circuit using hierarchical DLL circuit
    • 定时时钟生成电路采用分层DLL电路
    • US06242954B1
    • 2001-06-05
    • US09385010
    • 1999-08-27
    • Nobutaka TaniguchiHiroyoshi Tomita
    • Nobutaka TaniguchiHiroyoshi Tomita
    • H04L708
    • H03L7/0814G06F1/10H03L7/0818H03L7/087
    • The present invention has a hierarchical DLL circuit comprising a rough DLL circuit for phase adjustment by rough delay unit and a fine DLL circuit for phase adjustment by smaller, fine delay unit. When phase adjustment begins, only the rough DLL circuit operates; when the rough DLL circuit locks on, phase adjustment by the rough DLL circuit ends and the delay amount of the rough DLL circuit is set. When the rough DLL circuit locks on, the fine DLL circuit is caused to operate. In this way, the phase of the timing clock generated by the DLL circuit is adjusted only by fine delay units even if the phase of the reference clock is temporarily shifted by a large amount due to power source noise or the like. Consequently, in the event of temporary phase shifting, the amount of jitter in the timing clock can be suppressed to the small amount of a fine delay unit. Phase adjustment by the rough DLL circuit is stopped by ending phase comparison by the phase comparison circuit, or ending the input of the clock to the phase comparison circuit, for example.
    • 本发明具有分级DLL电路,其包括用于通过粗略延迟单元进行相位调整的粗略DLL电路和用于通过较小的精细延迟单元进行相位调整的精细DLL电路。 当相位调整开始时,只有粗略的DLL电路运行; 当粗体DLL电路锁定时,粗体DLL电路的相位调整结束,并设置粗略电路的延迟量。 当粗体DLL电路锁定时,使细小的DLL电路工作。 以这种方式,即使由于电源噪声等而使参考时钟的相位暂时移位了大量,由DLL电路产生的定时时钟的相位仅被微调延迟单元调整。 因此,在临时相移的情况下,可以将定时时钟中的抖动量抑制到微小的延迟单元的量。 例如,通过由相位比较电路结束相位比较或将时钟的输入结束到相位比较电路来停止粗略DLL电路的相位调整。
    • 6. 发明授权
    • Integrated circuit device
    • 集成电路器件
    • US06194932B1
    • 2001-02-27
    • US09383015
    • 1999-08-25
    • Yoshihiro TakemaeYasurou MatsuzakiHiroyoshi TomitaNobutaka Taniguchi
    • Yoshihiro TakemaeYasurou MatsuzakiHiroyoshi TomitaNobutaka Taniguchi
    • H03L700
    • G11C7/222G06F1/10G11C7/22H03L7/0814
    • The present invention omits a variable delay circuit (10 in FIG. 1) inside a DLL circuit, and instead, creates a timing synchronization circuit, which generates a second reference clock. The timing synchronization circuit shifts the phase of a first reference clock generated by a frequency divider to the timing of a timing signal generated from the other variable delay circuit so that the second reference clock matches to the timing signal. Then, a phase comparator compares the divided first reference clock to a variable clock that delays the second reference clock, and controls the delay time of the variable delay circuit so that both clocks are in phase. As a result, one variable delay circuit can be omitted, and a DLL circuit that uses a divided clock can be configured.
    • 本发明省略了DLL电路内部的可变延迟电路(图1中的10),而是产生产生第二参考时钟的定时同步电路。 定时同步电路将由分频器产生的第一参考时钟的相位移位到从另一个可变延迟电路产生的定时信号的定时,使得第二参考时钟与定​​时信号相匹配。 然后,相位比较器将分频的第一参考时钟与延迟第二参考时钟的可变时钟进行比较,并且控制可变延迟电路的延迟时间,使得两个时钟同相。 结果,可以省略一个可变延迟电路,并且可以配置使用分频时钟的DLL电路。