会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • System and method for making a LDMOS device with electrostatic discharge protection
    • 制造具有静电放电保护功能的LDMOS器件的系统和方法
    • US20060186467A1
    • 2006-08-24
    • US11063312
    • 2005-02-21
    • Sameer PendharkarJonathan Brodsky
    • Sameer PendharkarJonathan Brodsky
    • H01L29/76
    • H01L29/66681H01L27/088H01L29/086H01L29/42368H01L29/7436H01L29/749H01L29/7816
    • A semiconductor device includes one or more LDMOS transistors and one of more SCR-LDMOS transistors. Each LDMOS transistor includes a LDMOS well of a first conductivity type, a LDMOS source region of a second conductivity type formed in the LDMOS well, and a LDMOS drain region of a second conductivity type separated from the LDMOS well by a LDMOS drift region of the second conductivity type. Each SCR-LDMOS transistor comprising a SCR-LDMOS well of the first conductivity type, a SCR-LDMOS source region of the second conductivity type formed in the SCR-LDMOS well, a SCR-LDMOS drain region of a second conductivity type, and a anode region of the first conductivity type between the SCR-LDMOS drain region and the SCR-LDMOS drift region. The anode region is separated from the SCR-LDMOS well by a SCR-LDMOS drift region of the second conductivity type.
    • 半导体器件包括一个或多个LDMOS晶体管和一个更多的SCR-LDMOS晶体管。 每个LDMOS晶体管包括第一导电类型的LDMOS阱,在LDMOS阱中形成的第二导电类型的LDMOS源极区,以及由LDMOS阱的LDMOS漂移区分离的第二导电类型的LDMOS漏极区, 第二导电类型。 每个SCR-LDMOS晶体管包括第一导电类型的SCR-LDMOS阱,形成在SCR-LDMOS阱中的第二导电类型的SCR-LDMOS源区,第二导电类型的SCR-LDMOS漏极区和 SCR-LDMOS漏区和SCR-LDMOS漂移区之间的第一导电类型的阳极区。 阳极区域通过第二导电类型的SCR-LDMOS漂移区与SCR-LDMOS阱分离。
    • 4. 发明申请
    • Apparatus and method for reducing leakage between an input terminal and power rail
    • 用于减少输入端子和电源轨道之间的泄漏的装置和方法
    • US20070091526A1
    • 2007-04-26
    • US11257839
    • 2005-10-25
    • Robert SteinhoffDavid BaldwinJonathan Brodsky
    • Robert SteinhoffDavid BaldwinJonathan Brodsky
    • H02H9/00
    • H02H9/046H01L27/0255
    • An apparatus for reducing current leakage between an input locus and at least one power rail for a system includes, for each respective power rail: (a) A first diode unit coupled between the input locus and a coupling locus. The first diode unit is configured to effect substantially zero potential drop during normal operation of the apparatus. (b) A second diode unit coupled between the coupling locus and the respective power rail. The second diode unit is configured to present no forward bias during normal operation of the apparatus. The first and second diode units cooperate to effect current flow between the input locus and the respective power rail during a predetermined operational condition of the apparatus.
    • 用于减少用于系统的输入轨迹和至少一个电源轨之间的电流泄漏的装置包括:对于每个相应的电源轨道:(a)耦合在输入轨迹和耦合轨迹之间的第一二极管单元。 第一二极管单元被配置为在设备的正常操作期间实质上为零的电位降。 (b)耦合在耦合轨迹和相应电力轨之间的第二二极管单元。 第二二极管单元被配置为在设备的正常操作期间不呈现正向偏压。 第一和第二二极管单元协作以在设备的预定操作状态期间在输入轨迹和相应的电力轨道之间实现电流流动。
    • 9. 发明授权
    • Circuit and method for an integrated charged device model clamp
    • 集成充电装置模型夹具的电路和方法
    • US06784496B1
    • 2004-08-31
    • US09668999
    • 2000-09-25
    • Jonathan BrodskyRobert SteinhoffThomas A. Vrotsos
    • Jonathan BrodskyRobert SteinhoffThomas A. Vrotsos
    • H01L2362
    • H01L27/0266
    • A CDM clamp circuit integrated into the interface circuit it is protecting on an integrated circuit. Generally, the integrated CDM clamp circuit and interface circuit are adjacent to each other and share a common device element or component, thus eliminating the need for a metal interconnect. Because there is no interconnect, the parasitic resistance and inductance are also minimized or eliminated from the circuit, thus reducing or eliminating excessive voltage drop. Preferably, the CDM clamp circuit is integrated into the circuit that it is protecting by having the two circuits share the same silicon source region. In a preferred embodiment input circuit, the same diffusion region is the source of both the input transistor and its associated CDM clamp transistor.
    • 集成在接口电路中的CDM钳位电路,它在集成电路上进行保护。 通常,集成的CDM钳位电路和接口电路彼此相邻并且共享公共器件元件或元件,因此不需要金属互连。 因为没有互连,寄生电阻和电感也被最小化或从电路中消除,从而减少或消除过大的电压降。 优选地,CDM钳位电路通过使两个电路共享相同的硅源区域而被集成到其正在保护的电路中。 在优选实施例的输入电路中,相同的扩散区域是输入晶体管及其相关联的CDM钳位晶体管的源极。