会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Bit line discharge method for reading a multiple bits-per-cell flash
EEPROM
    • 用于读取多个比特单元的闪存EEPROM的位线放电方法
    • US5754475A
    • 1998-05-19
    • US884547
    • 1997-06-27
    • Colin BillRavi GutalaQimeng (Derek) ZhouJonathan Su
    • Colin BillRavi GutalaQimeng (Derek) ZhouJonathan Su
    • G11C11/56G11C11/34
    • G11C11/5621G11C11/5628G11C11/5642G11C2211/5622G11C2211/5634G11C2211/5642
    • An improved reading structure (110) for performing a read operation in an array of multiple bits-per-cell flash EEPROM memory cells is provided. A memory core array (12) includes a plurality of memory cells, each being previously programmed to one of a plurality of memory conditions defined by memory core threshold voltages. A reference cell array (22) includes a plurality of reference core cells which are selected together with a selected core cell and provides selectively one of a plurality of reference cell bit line voltages defined by reference cell threshold voltages. Each of the reference cells are previously programmed at the same time as when the memory core cells are being programmed. A precharge circuit (36) is used to precharge the array bit lines and the reference bit lines to a predetermined potential. A detector circuit (28) is responsive to the bit line voltages of the reference cells for generating strobe signals. A reading circuit (26) is responsive to the strobe signals for comparing the memory core threshold voltage with each of the reference cell threshold voltages.
    • 提供了一种改进的读取结构(110),用于以多个比特单元的闪存EEPROM存储单元的阵列执行读取操作。 存储器核心阵列(12)包括多个存储器单元,每个存储器单元预先被编程为由存储器核心阈值电压定义的多个存储器条件中的一个。 参考单元阵列(22)包括与选定的核心单元一起选择的多个参考核心单元,并且选择性地提供由参考单元阈值电压限定的多个参考单元位线电压中的一个。 每个参考单元在与存储器核心单元被编程的同时被预先编程。 预充电电路(36)用于将阵列位线和参考位线预充电至预定电位。 检测器电路(28)响应于参考单元的位线电压以产生选通信号。 读取电路(26)响应于选通信号,用于将存储器核心阈值电压与每个参考单元阈值电压进行比较。