会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Multi-sensing devices cooperative recognition system
    • 多感器设备协同识别系统
    • US07340078B2
    • 2008-03-04
    • US10876596
    • 2004-06-28
    • Hiroaki ShikanoNaohiko Irie
    • Hiroaki ShikanoNaohiko Irie
    • G06K9/00
    • G06K9/00664
    • Disclosed here is an information processing system capable of recognizing actions and circumstances of a user with respect to both space and time as a “situation” to recognize the user's request using a plurality of sensing nodes that work cooperatively with each another, thereby responding autonomously to the user's request according to the recognition results. The plurality of sensing nodes and a responding device are disposed in a target space to build up a network for recognizing the situation in the target space. And, a plurality of recognition means are used to recognize the situation with respect to both space and time related to the existence of the user. And, an integral processing portion (master) is selected from among the plurality of sensing nodes, thereby dispersing the system load. If there are a plurality of users, the system can make recognition in accordance with the request of each of those users.
    • 这里公开了一种信息处理系统,其能够将用户相对于空间和时间的动作和情况识别为使用多个彼此协作工作的感测节点来识别用户的请求的“情况”,从而自主地响应于 用户的请求根据识别结果。 多个感测节点和响应装置设置在目标空间中以构建用于识别目标空间中的情况的网络。 并且,使用多个识别装置来识别与用户的存在相关的空间和时间的情况。 并且,从多个感测节点中选择积分处理部(主),从而分散系统负载。 如果存在多个用户,则系统可以根据每个用户的请求进行识别。
    • 5. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20070284619A1
    • 2007-12-13
    • US11797034
    • 2007-04-30
    • Yusuke KannoHiroyuki MizunoNaohiko Irie
    • Yusuke KannoHiroyuki MizunoNaohiko Irie
    • H01L29/73
    • G01R31/318572G11C5/063G11C11/417H01L27/0207H01L27/092H01L27/11807H01L2924/0002H03K3/356008H03K3/35625H03K19/0016H01L2924/00
    • In a low power consumption mode in which prior data is retained upon power shutdown, the return speed thereof is increased. While use of an existent data retaining flip-flop may be considered, this is not preferred since it increases area overhead such as enlargement of the size of a cell. A power line for data retention for power shutdown is formed with wirings finer than a usual main power line. Preferably, power lines for a data retention circuit are considered as signal lines and wired by automatic placing and mounting. For this purpose, terminals for the power line for data retention are previously designed by providing the terminals therefor for the cell in the same manner as in the existent signal lines. Additional layout for power lines is no longer necessary for the cell, which enables a decrease in the area and design by an existent placing and routing tool.
    • 在功率关闭时保留先前数据的低功耗模式下,其返回速度增加。 虽然可以考虑使用现有的数据保持触发器,但是这不是优选的,因为它增加了诸如扩大单元大小的面积开销。 用于电源关闭的数据保持的电源线由比通常的主电源线更细的布线形成。 优选地,用于数据保持电路的电力线被认为是信号线,并通过自动放置和安装进行布线。 为此,先前通过以与现有信号线相同的方式为小区提供终端来设计用于数据保持的电力线的终端。 电池线的附加布局不再需要,这使得现有的放置和布线工具能够减少面积和设计。
    • 10. 发明授权
    • Processor system having accelerator of Java-type of programming language
    • 处理器系统具有Java类编程语言的加速器
    • US07434030B2
    • 2008-10-07
    • US10488537
    • 2001-09-12
    • Naohiko IrieFumio Arakawa
    • Naohiko IrieFumio Arakawa
    • G06F9/30
    • G06F9/3879G06F9/30134G06F9/30174
    • In a processor system comprising of a processor having an instruction decoder 22, a general register 61 composed of a plurality of register areas and at least one ALU 60, and a Java accelerator 30 for converting a Java bytecode sequence to a native instruction sequence for the processor and supplying the native instruction sequence to the instruction decoder. The Java accelerator 30 is composed of a bytecode translator 40 for converting the Java bytecode sequence to the native instruction sequence for the processor and a register status control unit 50 for mapping a Java operand stack to any of the register areas of the general register and detecting a bytecode redundant for the processor. When a redundant bytecode is detected by the register status control unit 50, the supply of the native instruction from the bytecode translator 40 to the instruction decoder 22 is inhibited.
    • 在包括具有指令解码器22的处理器的处理器系统中,由多个寄存器区域和至少一个ALU 60组成的通用寄存器61和用于将Java字节码序列转换为本地指令序列的Java加速器30用于 处理器并将本地指令序列提供给指令解码器。 Java加速器30由用于将Java字节码序列转换为用于处理器的本地指令序列的字节码转换器40和用于将Java操作数堆栈映射到通用寄存器的任何寄存器区域的寄存器状态控制单元50和检测 处理器的字节码冗余。 当寄存器状态控制单元50检测到冗余字节码时,禁止从字节码转换器40向指令译码器22提供本机指令。