会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Mechanism for reducing latency of memory barrier operations on a
multiprocessor system
    • 减少多处理器系统上存储器屏障操作延迟的机制
    • US6088771A
    • 2000-07-11
    • US957501
    • 1997-10-24
    • Simon C. Steely, Jr.Madhumitra SharmaKourosh GharachorlooStephen R. Van Doren
    • Simon C. Steely, Jr.Madhumitra SharmaKourosh GharachorlooStephen R. Van Doren
    • G06F9/45G06F13/00
    • G06F9/3004G06F8/458G06F9/30087G06F9/3834
    • A technique reduces the latency of a memory barrier (MB) operation used to impose an inter-reference order between sets of memory reference operations issued by a processor to a multiprocessor system having a shared memory. The technique comprises issuing the MB operation immediately after issuing a first set of memory reference operations (i.e., the pre-MB operations) without waiting for responses to those pre-MB operations. Issuance of the MB operation to the system results in serialization of that operation and generation of a MB Acknowledgment (MB-Ack) command. The MB-Ack is loaded into a probe queue of the issuing processor and, according to the invention, functions to pull-in all previously ordered invalidate and probe commands in that queue. By ensuring that the probes and invalidates are ordered before the MB-Ack is received at the issuing processor, the inventive technique provides the appearance that all pre-MB references have completed.
    • 一种技术减少了用于在处理器向具有共享存储器的多处理器系统发出的存储器参考操作的集合之间施加参考间顺序的存储器屏障(MB)操作的等待时间。 该技术包括在发出第一组存储器参考操作(即,预MB操作)之前立即发出MB操作,而不等待对那些MB前操作的响应。 向系统发出MB操作会导致该操作的序列化和生成MB确认(MB-Ack)命令。 MB-Ack被加载到发布处理器的探测队列中,并且根据本发明,该功能用于在该队列中引入所有先前订购的无效和探测命令。 通过确保在发布处理器接收到MB-Ack之前对探测和无效进行排序,本发明技术提供了所有pre-MB引用完成的外观。
    • 7. 发明授权
    • Method and apparatus for disambiguating change-to-dirty commands in a
switch based multi-processing system with coarse directories
    • 在具有粗略目录的基于交换机的多处理系统中消除歧义指令的方法和装置
    • US6101420A
    • 2000-08-08
    • US957543
    • 1997-10-24
    • Stephen R. VanDorenSimon C. SteelyMadhumitra SharmaKourosh Gharachorloo
    • Stephen R. VanDorenSimon C. SteelyMadhumitra SharmaKourosh Gharachorloo
    • G05B19/18
    • G05B19/0421G05B2219/2213G05B2219/2227
    • An architecture and coherency protocol for use in a large SMP computer system includes a hierarchical switch structure which allows for a number of multi-processor nodes to be coupled to the switch to operate at an optimum performance. Within each multi-processor node, a simultaneous buffering system is provided that allows all of the processors of the multi-processor node to operate at peak performance. A memory is shared among the nodes, with a portion of the memory resident at each of the multi-processor nodes. Each of the multi-processor nodes includes a number of elements for maintaining memory coherency, including a victim cache, a directory and a transaction tracking table. The victim cache allows for selective updates of victim data destined for memory stored at a remote multi-processing node, thereby improving the overall performance of memory. Memory performance is additionally improved by including, at each memory, a delayed write buffer which is used in conjunction with the directory to identify victims that are to be written to memory. An arb bus coupled to the output of the directory of each node provides a central ordering point for all messages that are transferred through the SMP. The messages comprise a number of transactions, and each transaction is assigned to a number of different virtual channels, depending upon the processing stage of the message. The use of virtual channels thus helps to maintain data coherency by providing a straightforward method for maintaining system order. Using the virtual channels and the directory structure, cache coherency problems that would previously result in deadlock may be avoided.
    • 用于大SMP计算机系统的架构和一致性协议包括分层交换结构,其允许多个多处理器节点耦合到交换机以以最佳性能进行操作。 在每个多处理器节点内,提供同时缓冲系统,其允许多处理器节点的所有处理器以最高性能运行。 存储器在节点之间共享,存储器的一部分驻留在每个多处理器节点处。 每个多处理器节点包括用于维持存储器一致性的多个元件,包括受害缓存,目录和事务跟踪表。 受害者缓存允许选择性地更新目的地存储在远程多处理节点处的存储器的受害者数据,从而提高存储器的整体性能。 通过在每个存储器处包括延迟的写入缓冲器来进一步改善存储器性能,该缓冲器与目录一起使用以识别要写入存储器的受害者。 耦合到每个节点的目录的输出的arb总线为通过SMP传输的所有消息提供了中心排序点。 消息包括多个事务,并且根据消息的处理阶段,将每个事务分配给多个不同的虚拟通道。 因此,通过提供用于维护系统顺序的简单方法,使用虚拟通道有助于维持数据一致性。 使用虚拟通道和目录结构,可以避免先前导致死锁的高速缓存一致性问题。
    • 9. 发明授权
    • Scalable architecture based on single-chip multiprocessing
    • 基于单芯片多处理的可扩展架构
    • US06988170B2
    • 2006-01-17
    • US10693388
    • 2003-10-24
    • Luiz Andre BarrosoKourosh GharachorlooAndreas Nowatzyk
    • Luiz Andre BarrosoKourosh GharachorlooAndreas Nowatzyk
    • G06F12/00
    • G06F12/0811G06F12/0826G06F2212/621
    • A chip-multiprocessing system with scalable architecture, including on a single chip: a plurality of processor cores; a two-level cache hierarchy; an intra-chip switch; one or more memory controllers; a cache coherence protocol; one or more coherence protocol engines; and an interconnect subsystem. The two-level cache hierarchy includes first level and second level caches. In particular, the first level caches include a pair of instruction and data caches for, and private to, each processor core. The second level cache has a relaxed inclusion property, the second-level cache being logically shared by the plurality of processor cores. Each of the plurality of processor cores is capable of executing an instruction set of the ALPHA™ processing core. The scalable architecture of the chip-multiprocessing system is targeted at parallel commercial workloads. A showcase example of the chip-multiprocessing system, called the PIRAHNA™ system, is a highly integrated processing node with eight simpler ALPHA™ processor cores. A method for scalable chip-multiprocessing is also provided.
    • 具有可扩展架构的芯片多处理系统,包括在单个芯片上:多个处理器内核; 两级缓存层次结构; 片内开关; 一个或多个存储器控制器; 缓存一致性协议; 一个或多个一致性协议引擎; 和互连子系统。 两级缓存层次结构包括第一级和第二级缓存。 特别地,第一级高速缓存包括用于每个处理器核的私有指令和数据高速缓存。 第二级缓存具有轻松的包含属性,第二级缓存由多个处理器核逻辑地共享。 多个处理器核心中的每一个能够执行ALPHA TM处理核心的指令集。 芯片多处理系统的可扩展架构针对并行商业工作负载。 称为PIRAHNA(TM)系统的芯片多处理系统的展示示例是具有八个更简单的ALPHA(TM)处理器内核的高度集成的处理节点。 还提供了一种可扩展的芯片多处理方法。