会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Self-Starting Transistor-Only Full-Wave Rectifier for On-Chip AC-DC Conversion
    • 用于片上AC-DC转换的自启动晶体管全波整流器
    • US20140104910A1
    • 2014-04-17
    • US13653016
    • 2012-10-16
    • Kwok Kuen (David) KWONGKwai Chi CHANYunlong LILee L. YANG
    • Kwok Kuen (David) KWONGKwai Chi CHANYunlong LILee L. YANG
    • H02M7/219
    • H02M7/219H02M2007/2195Y02B70/1408
    • A transistor-based full-wave bridge rectifier is suitable for low A.C. input voltages such as received by a Radio-Frequency Identification (RFID) device. Voltage drops due to bridge diodes are avoided. Four p-channel transistors are arranged in a bridge across the A.C. inputs to produce an internal power voltage. A comparator receives the A.C. input and controls timing of voltage boost drivers that alternately drive gates of the four p-channel transistors with voltages boosted higher than the peak A.C. voltage. Four diode-connected transistors are connected in parallel with the four p-channel bridge transistors to conduct during initial start-up before the comparator and boost drivers operate. Substrates are connected to the power voltage on the power-voltage half of the bridge and to the A.C. inputs on the ground half of the bridge to fully shut off transistors, preventing reverse current flow. The transistor bridge can be integrated onto system chips.
    • 基于晶体管的全波桥式整流器适用于诸如由射频识别(RFID)设备接收的低交流输入电压。 避免了由桥二极管引起的电压降。 四个p沟道晶体管布置在跨过交流输入的桥中以产生内部电源电压。 比较器接收交流输入并控制升压驱动器的定时,该电压升压驱动器交替地驱动四个p沟道晶体管的栅极,其电压升高高于峰值交流电压。 在比较器和升压驱动器运行之前,四个二极管连接的晶体管与四个p沟道桥式晶体管并联连接,以在初始启动期间导通。 基板连接到桥的电源电压一半的电源电压和桥接器的一半的交流输入,以完全关闭晶体管,防止反向电流流动。 晶体管桥可以集成到系统芯片上。
    • 2. 发明申请
    • Bi-directional Trimming Methods and Circuits for a Precise Band-Gap Reference
    • 用于精确带隙参考的双向修整方法和电路
    • US20110163799A1
    • 2011-07-07
    • US12651993
    • 2010-01-04
    • Xiao Fei KUANGKam Chuen WANKwai Chi CHANYat To (William) WONGKwok Kuen (David) KWONG
    • Xiao Fei KUANGKam Chuen WANKwai Chi CHANYat To (William) WONGKwok Kuen (David) KWONG
    • G05F3/02
    • G05F3/30H01C17/22
    • A bandgap reference circuit has trimming-up resistors and trimming-down resistors for bi-directional trimming. PNP transistors have base and collectors grounded and emitters connected to parallel resistors. A difference resistor drives an inverting input of an op amp that drives a transistor that generates the bandgap reference voltage Vbg. A sensing resistor connects Vbg to a splitting node that connects to the non-inverting input through a first parallel resistor. The splitting node also connects through a second parallel resistor to the inverting input. Fuses or switches enable the trimming-up and trimming-down resistors. The trimming-up resistors are in series with the sensing resistor and the trimming-down resistors are in series with an output resistor that connects Vbg to reference voltage Vref. The circuit can be designed for a more typical process since bi-directional trimming allows Vref to be raised or lowered. Many circuits need no trimming when targeted for the typical process.
    • 带隙参考电路具有用于双向修剪的微调电阻和微调电阻。 PNP晶体管的基极和集电极接地,发射极连接到并联电阻。 差分电阻驱动驱动产生带隙参考电压Vbg的晶体管的运算放大器的反相输入。 感测电阻器将Vbg连接到通过第一并联电阻器连接到非反相输入的分离节点。 分离节点还通过第二并联电阻器连接到反相输入端。 保险丝或开关使能微调和微调电阻。 修整电阻与感测电阻串联,并且减法电阻与将Vbg连接到参考电压Vref的输出电阻串联。 该电路可以设计用于更典型的工艺,因为双向修整允许Vref被升高或降低。 许多电路在针对典型过程时不需要修剪。
    • 3. 发明申请
    • REDUCED RESIDUAL OFFSET SIGMA DELTA ANALOG-TO-DIGITAL CONVERTER (ADC) WITH CHOPPER TIMING AT END OF INTEGRATING PHASE BEFORE TRAILING EDGE
    • 减少残留偏移SIGMA DELTA模拟数字转换器(ADC)在跟踪边缘之前的整合阶段结束时的切换时序
    • US20130141264A1
    • 2013-06-06
    • US13308737
    • 2011-12-01
    • Ho Ming (Karen) WANYat To (William) WONGKwai Chi CHAN
    • Ho Ming (Karen) WANYat To (William) WONGKwai Chi CHAN
    • H03M3/02H03M1/12
    • H03M3/34H03M3/43H03M3/454
    • An analog-to-digital converter (ADC) has a chopper-stabilized sigma-delta modulator (SDM). The SDM uses switched-capacitor integrators to sample, hold, and integrate an analog input in response to non-overlapping multi-phase clocks. Chopper multipliers are inserted on the inputs and outputs of an op amp in a first stage integrator. The chopper multipliers swap or pass through differential inputs in response to non-overlapping chopper clocks. A master clock operating at a frequency of the multi-phase clocks is divided down to trigger generation of the chopper clocks. Delay lines ensure that the edges of the chopper clocks occur before the edges of the multi-phase clocks. The chopper multipliers have already switched and are thus stable when multi-phase clocks change so charge injection at switches controlled by the multi-phase clocks is not immediately modulated by chopper multipliers. This clock timing increases the time available to respond to charge injection at switches improving linearity.
    • 模数转换器(ADC)具有斩波稳定的Σ-Δ调制器(SDM)。 SDM使用开关电容积分器来采样,保持和集成模拟输入以响应不重叠的多相时钟。 斩波倍增器插入在第一级积分器中的运算放大器的输入和输出端。 斩波器乘法器响应于不重叠的斩波时钟交换或通过差分输入。 以多相时钟频率工作的主时钟被分频以触发斩波时钟的产生。 延迟线确保斩波时钟的边沿在多相时钟的边沿之前发生。 当多相时钟变化时,斩波倍增器已经切换并稳定,因此在由多相时钟控制的开关处的电荷注入不会被斩波乘法器立即调制。 该时钟定时增加了可以在改善线性度的开关处对电荷注入进行响应的时间。