会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US6097638A
    • 2000-08-01
    • US22014
    • 1998-02-11
    • Toshihiko HimenoKazushige KandaHiroshi Nakamura
    • Toshihiko HimenoKazushige KandaHiroshi Nakamura
    • G11C16/26G11C16/06
    • G11C16/26
    • An EEPROM employs, as a scheme of detecting data of a memory cell in a memory cell array, a scheme of detecting the potential of a bit line potential sense node, which depends on the relationship in amplitude between the current for charging a bit line from a current source and the discharge current flowing to a selected cell using a sense amplifier. The sense amplifier is arranged in correspondence with one bit line and includes a constant current source transistor for charging the corresponding bit line, a latch circuit for latching memory cell data read out to the bit line potential sense node, and a switch transistor for turning on/off the charge path to the bit line based on data of the latch circuit. In the verify read mode, the cell current between the Vcc node and Vss node of a cell not to be written or a completely written cell can be turned off, so verification can be performed without flowing any unnecessary current.
    • 作为检测存储单元阵列中的存储单元的数据的方案,EEPROM采用检测位线电位检测节点的电位的方案,该方案取决于用于对位线的充电电流之间的幅度的关系, 电流源和使用读出放大器流向选定单元的放电电流。 读出放大器与一个位线相对应地布置,并且包括用于对相应位线充电的恒流源晶体管,用于锁存读出到位线电位检测节点的存储单元数据的锁存电路和用于导通的开关晶体管 /根据锁存电路的数据关闭位线的充电路径。 在验证读取模式下,可以关闭不要写入的单元的Vcc节点和Vss节点之间的单元电流,或者完全写入单元的单元电流可以被关闭,因此可以在不流过任何不必要的电流的情况下执行验证。