会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Clocking an I/O buffer, having a selectable phase difference from the system clock, to and from a remote I/O buffer clocked in phase with the system clock
    • 将具有与系统时钟的可选择的相位差的I / O缓冲器与与系统时钟同步的远程I / O缓冲器进行时钟
    • US06748549B1
    • 2004-06-08
    • US09604049
    • 2000-06-26
    • Chi-Yeu ChaoChee How LimKeng L. WongSongmin KimGregory F. Taylor
    • Chi-Yeu ChaoChee How LimKeng L. WongSongmin KimGregory F. Taylor
    • G06F104
    • G01R31/31937
    • Input/output (I/O) clock phase adjustment circuitry for use with I/O buffer circuitry of an integrated circuit chip. In one embodiment, an integrated circuit chip includes a phase adjustment circuit coupled to receive a system clock. The phase adjustment circuit generates an I/O clock coupled to be received by an I/O buffer circuit of an integrated circuit chip for I/O data transfers in a system. The phase adjustment circuit includes a phase locked loop (PLL) circuit coupled to receive the system clock through a first delay circuit. The I/O clock generated by the PLL circuit is received through a second delay circuit at a feedback clock input of the PLL circuit. The first and second delay circuits are used to control the phase of the I/O clock generated by the PLL circuit relative to the system clock. In one embodiment, a third delay circuit is included in an I/O data path of the I/O buffer circuit of the integrated circuit. The third delay circuit enables input and output data transmissions from the integrated circuit to be clocked, in effect, out of phase with the I/O clock generated by phase adjustment circuit.
    • 输入/输出(I / O)时钟相位调整电路,用于集成电路芯片的I / O缓冲电路。 在一个实施例中,集成电路芯片包括耦合以接收系统时钟的相位调整电路。 相位调整电路产生I / O时钟,I / O时钟由系统中用于I / O数据传输的集成电路芯片的I / O缓冲电路接收。 相位调整电路包括锁相环(PLL)电路,其被耦合以通过第一延迟电路接收系统时钟。 由PLL电路产生的I / O时钟通过PLL电路的反馈时钟输入端的第二延迟电路接收。 第一和第二延迟电路用于控制PLL电路相对于系统时钟产生的I / O时钟的相位。 在一个实施例中,第三延迟电路包括在集成电路的I / O缓冲电路的I / O数据路径中。 第三延迟电路使得来自集成电路的输入和输出数据传输被实时地与由相位调整电路产生的I / O时钟异相。
    • 3. 发明授权
    • Multi-loop circuit capable of providing a delayed clock in phase locked loops
    • 能够在锁相环中提供延迟时钟的多回路电路
    • US07184503B2
    • 2007-02-27
    • US11303682
    • 2005-12-15
    • Keng L. WongChee How Lim
    • Keng L. WongChee How Lim
    • H04L7/00H03L7/06H03D3/24
    • H03L7/0891H03L7/095
    • A multi-loop circuit includes a first switching device to receive a first clock pulse and a second delayed pulse and produce a first output pulse including either the first clock pulse or the second delayed pulse. A first delay device receives the first output pulse and produces a first delayed pulse. A second switching device receives a second clock pulse and the first delayed pulse and produces a second output pulse including either the second clock pulse or the first delayed pulse. A second delay device receives the second output pulse and produces the second delayed pulse. A third switching device receives the first and second delayed pulses and produces a first output signal. A fourth switching device receives the first and second delayed pulses and produces a second output signal. A controller is coupled to control the first, second, third, and fourth switching devices.
    • 多回路电路包括用于接收第一时钟脉冲和第二延迟脉冲并产生包括第一时钟脉冲或第二延迟脉冲的第一输出脉冲的第一开关器件。 第一延迟装置接收第一输出脉冲并产生第一延迟脉冲。 第二开关装置接收第二时钟脉冲和第一延迟脉冲,并产生包括第二时钟脉冲或第一延迟脉冲的第二输出脉冲。 第二延迟装置接收第二输出脉冲并产生第二延迟脉冲。 第三开关装置接收第一和第二延迟脉冲并产生第一输出信号。 第四开关装置接收第一和第二延迟脉冲并产生第二输出信号。 控制器被耦合以控制第一,第二,第三和第四开关装置。
    • 4. 发明授权
    • Cascaded phase-locked loops
    • 级联锁相环
    • US06842056B1
    • 2005-01-11
    • US10603722
    • 2003-06-24
    • Keng L. WongCangsang ZhaoChee How Lim
    • Keng L. WongCangsang ZhaoChee How Lim
    • G06F1/04H03L7/00H03L7/06H03L7/089H03L7/23
    • G06F1/04H03L7/0891H03L7/23
    • A method and apparatus for generating clock frequencies using cascaded phase-locked loop (PLL) circuits includes a first PLL circuit coupled to a second PLL circuit to produce a microprocessor I/O data clock signal and a microprocessor core clock signal, respectively. In one embodiment, the first PLL produces the data clock signal based upon a first reference signal and a first feedback signal, where the first feedback signal is derived from the data clock signal. Furthermore, the second PLL circuit produces the core clock signal based at least in part upon a second reference signal and a second feedback signal, where the second reference signal is derived from the data clock signal and the second feedback signal is derived from the core clock signal.
    • 使用级联锁相环(PLL)电路产生时钟频率的方法和装置包括分别耦合到第二PLL电路以产生微处理器I / O数据时钟信号和微处理器核心时钟信号的第一PLL电路。 在一个实施例中,第一PLL基于第一参考信号和第一反馈信号产生数据时钟信号,其中从数据时钟信号导出第一反馈信号。 此外,第二PLL电路至少部分地基于第二参考信号和第二反馈信号产生核心时钟信号,其中第二参考信号从数据时钟信号导出,并且第二反馈信号从核心时钟导出 信号。
    • 6. 发明授权
    • Method and apparatus for reducing lock time in dual charge-pump phase-locked loops
    • 减少双电荷泵锁相环锁定时间的方法和装置
    • US06937075B2
    • 2005-08-30
    • US10447697
    • 2003-05-29
    • Chee How LimKeng L. WongRachael Parker
    • Chee How LimKeng L. WongRachael Parker
    • H03L7/089H03L7/093H03L7/107H03L7/06
    • H03L7/107H03L7/0893H03L7/093H03L7/1072H03L2207/06
    • A phase-locked loop includes a phase detector to measure a phase offset between a reference clock signal and a feedback clock signal, and to generate first and second output control signals having a pulse width corresponding to the phase offset. The phase locked loop further includes a first pulse width control circuit coupled to the phase detector to reduce the pulse width of the first output control signal producing a first modified output control signal, a second pulse width control circuit coupled to the phase detector to reduce the pulse width of the second output control signal producing a second modified output control signal, a first charge pump coupled to the phase detector to provide a first charge signal responsive to the first and second output control signals, and a second charge pump coupled to the first and second pulse width control circuits to provide a second charge signal responsive to the first and second modified output control signals.
    • 锁相环包括用于测量参考时钟信号和反馈时钟信号之间的相位偏移的相位检测器,并且产生具有对应于相位偏移的脉冲宽度的第一和第二输出控制信号。 锁相环还包括耦合到相位检测器的第一脉冲宽度控制电路,以减小产生第一修改输出控制信号的第一输出控制信号的脉冲宽度,耦合到相位检测器的第二脉宽控制电路, 第二输出控制信号的脉冲宽度产生第二修改输出控制信号,第一电荷泵耦合到相位检测器以响应于第一和第二输出控制信号提供第一电荷信号,以及耦合到第一输出控制信号的第二电荷泵 和第二脉冲宽度控制电路,以响应于第一和第二修改的输出控制信号提供第二充电信号。