会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • Power supply compensated voltage and current supply
    • 电源补偿电压和电流供应
    • US20070090891A1
    • 2007-04-26
    • US11254473
    • 2005-10-20
    • James Seefeldt
    • James Seefeldt
    • H03L7/099
    • H03K5/133H03K2005/0013H03L7/0995
    • An apparatus and method for providing a power supply compensted voltage or current is presented. A supply compensated current and voltage source utilizes a differential amplifier connected to a bandgap reference voltage and a scaled power supply voltage. When power supply varies, the differential amplifier regulates a stable compensated output. The output may be a compensated voltage or current. In addition, multiple currents and voltages may be referenced from the differential amplifier. The stable compensated output may be supplied as a reference bias for external circuitry. In addition, the compensated output may be supplied to a voltage controlled oscillator.
    • 提出了一种用于提供补偿电压或电流的电源的装置和方法。 电源补偿电流和电压源使用连接到带隙参考电压和缩放电源电压的差分放大器。 当电源变化时,差分放大器调节稳定的补偿输出。 输出可以是补偿电压或电流。 此外,可以从差分放大器参考多个电流和电压。 稳定的补偿输出可以作为外部电路的参考偏置来提供。 此外,补偿输出可以被提供给压控振荡器。
    • 5. 发明申请
    • Lock detect circuit for a phase locked loop
    • 用于锁相环路的锁定检测电路
    • US20070090887A1
    • 2007-04-26
    • US11254569
    • 2005-10-20
    • James SeefeldtBradley Kantor
    • James SeefeldtBradley Kantor
    • H03L7/00
    • H03D13/004H03L7/095Y10S331/02
    • An improved system and method for determining the lock condition of a Phase Locked Loop (PLL) is described. The lock detect circuit generates a fast lock detect signal that may be used to detect a transient loss of lock. The lock detect circuit may also include a phase alignment detect circuit to detect a misalignment in the phase of a reference clock and a feedback clock. Additionally, the lock detect circuit may include a reference clock detect circuit to detect if the reference clock signal is detected. Output signals from all of the above circuits may be communicated to a logic circuit in order to create an enhanced lock detect signal. An extended lock detect signal may also be communicated to the logic circuit.
    • 描述了用于确定锁相环(PLL)的锁定状态的改进的系统和方法。 锁定检测电路产生快速锁定检测信号,其可用于检测瞬时的锁定损失。 锁定检测电路还可以包括相位对准检测电路,用于检测参考时钟和反馈时钟的相位中的未对准。 此外,锁定检测电路可以包括参考时钟检测电路,以检测是否检测到参考时钟信号。 来自所有上述电路的输出信号可以被传送到逻辑电路,以便产生增强的锁定检测信号。 扩展锁定检测信号也可以被传送到逻辑电路。
    • 6. 发明申请
    • Circuit to reset a phase locked loop after a loss of lock
    • 电路在锁定失败后复位锁相环
    • US20070090881A1
    • 2007-04-26
    • US11254474
    • 2005-10-20
    • James Seefeldt
    • James Seefeldt
    • H03L7/085
    • H03L7/105H03L7/095H03L7/10Y10S331/02
    • A system and method for generating a reset signal within a Phase Locked Loop (PLL) circuit is described. The reset signal is generated by inputting a reference signal and a lock detect signal into reset circuitry. The reset circuitry within the PLL comprises a series of interconnected latches, or D flip-flops, which are used to create a delay time. The delay time is the amount of time the reset circuit will wait until the reset signal indicates a reset. The reset circuit may also generate a reset signal having a pulse width. The pulse width is determined by the series of interconnected latches. The reset signal may be used to reset a Voltage Controlled Oscillator (VCO) or other circuits within a PLL or it may be used by circuits external to the PLL.
    • 描述了在锁相环(PLL)电路内产生复位信号的系统和方法。 通过将参考信号和锁定检测信号输入复位电路来产生复位信号。 PLL内的复位电路包括一系列互连的锁存器或D触发器,用于产生延迟时间。 延迟时间是复位电路等待复位信号指示复位的时间量。 复位电路还可以产生具有脉冲宽度的复位信号。 脉冲宽度由一系列互连的锁存器确定。 复位信号可用于复位压控振荡器(VCO)或PLL内的其他电路,或者可由PLL外部的电路使用复位信号。