会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Avoiding race conditions at clock domain crossings in an edge based scan design
    • 在边缘扫描设计中避免时钟域交叉处的竞争条件
    • US07996739B2
    • 2011-08-09
    • US12557623
    • 2009-09-11
    • David E. Lackey
    • David E. Lackey
    • G01R31/28
    • G01R31/318594
    • A structure, system, and method block clock inputs to clock domains (using a computer). While the clock domain inputs are blocked, the structure, system, and method perform a first timing test only of signals that are transmitted within the clock domains (using the computer) by only observing latches that receive signals from sources within the clock domains. The structure, system, and method also unblock the clock inputs to the clock domains (using the computer). While the clock domain inputs are unblocked, the structure, system, and method perform a second timing test only of signals that are transmitted between the clock domains by only observing latches that receive signals from other clock domains.
    • 一种结构,系统和方法将时钟域的时钟输入(使用计算机)。 当时钟域输入被阻塞时,结构,系统和方法仅通过仅观察从时钟域内的源接收信号的锁存器来执行在时钟域(使用计算机)内发送的信号的第一定时测试。 结构,系统和方法还可以解除对时钟域的时钟输入(使用计算机)。 当时钟域输入被解除阻塞时,结构,系统和方法仅通过仅观察从其它时钟域接收信号的锁存器来执行在时钟域之间传输的信号的第二定时测试。
    • 8. 发明申请
    • NEGATIVE EDGE FLIP-FLOPS FOR MUXSCAN AND EDGE CLOCK COMPATIBLE LSSD
    • 用于MUXSCAN和EDGE时钟兼容LSSD的负边缘FLIPPS
    • US20080270861A1
    • 2008-10-30
    • US12167470
    • 2008-07-03
    • David E. Lackey
    • David E. Lackey
    • G01R31/28G06F11/25
    • G01R31/318541
    • A method of synchronous digital operation and scan based testing of an integrated circuit using a flip-flop. The flip-flop including a master latch having an input and a clock pin; a slave latch having an output, a first clock pin and a second clock pin, the slave latch connected to the to the master latch; a first AND gate having a first input, an inverted second input and an output, the output of the first AND gate connected to the first clock pin of the master latch; a second AND gate having a first input, an inverted second input and an output, the output of the second AND gate connected to the second input of the first AND gate and to the first clock pin of the slave latch.
    • 使用触发器的集成电路的同步数字操作和基于扫描的测试的方法。 触发器包括具有输入和时钟引脚的主锁存器; 具有输出的从锁存器,第一时钟引脚和第二时钟引脚,从锁存器连接到主锁存器; 具有第一输入,反相第二输入和输出的第一与门,连接到主锁存器的第一时钟引脚的第一与门的输出; 第二与门,其具有第一输入,反相第二输入和输出,第二与门的输出连接到第一与门的第二输入和从锁存器的第一时钟引脚。
    • 10. 发明授权
    • Dense register array for enabling scan out observation of both L1 and L2 latches
    • 密码寄存器阵列,用于扫描L1和L2锁存器的观察
    • US08423844B2
    • 2013-04-16
    • US13004104
    • 2011-01-11
    • Pamela S. GillisDavid E. LackeySteven F. OaklandJeffery H. Oppold
    • Pamela S. GillisDavid E. LackeySteven F. OaklandJeffery H. Oppold
    • G01R31/28
    • G01R31/318541
    • A scannable register array structure includes a plurality of individual latches, each configured to hold one bit of array data in a normal mode of operation. The plurality of individual latches operate in scannable latch pairs in a test mode of operation, with first latches of the scannable latch pairs comprising L1 latches and second latches of the scannable latch pairs comprising L2 latches. A test clock signal generates a first clock pulse signal, A, for the L1 latches and a second clock pulse signal, B, for the L2 latches. The L2 latches are further configured to selectively receive L1 data therein upon a separate activation of the B clock signal, independent of the test clock signal, such that a scan out operation of the individual latches results in observation of L1 latch data.
    • 可扫描寄存器阵列结构包括多个单独锁存器,每个锁存器被配置为在正常操作模式下保持一位数组数组。 多个单独的锁存器在测试操作模式下以可扫描的锁存器对操作,可扫描锁存器对的第一锁存器包括包括L2锁存器的可扫描锁存器对的L1锁存器和第二锁存器。 测试时钟信号为L1锁存器产生第一时钟脉冲信号A,为L2锁存器产生第二时钟脉冲信号B。 L2锁存器还被配置为在独立于测试时钟信号的B时钟信号的单独激活之后有选择地接收L1数据,使得各个锁存器的扫描输出操作导致观察L1锁存器数据。