会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • PCM-to-PWM converter
    • PCM到PWM转换器
    • US20050046601A1
    • 2005-03-03
    • US10892531
    • 2004-07-14
    • Herbert AlrutzDieter LuckingMatthias Vierthaler
    • Herbert AlrutzDieter LuckingMatthias Vierthaler
    • H03K7/08H03K7/10H03K11/00H03M5/08H03M7/30
    • H03M1/0614H03M1/822H03M3/358H03M3/506H03M5/08
    • The invention relates to a method and a device for converting a digital, pulse-coded coded signal (PCM) to a pulse-width-modulated signal (PWM), wherein the digital signal PCM, f(t) is multiplied by at least one derivative (f′(t), f″(t), . . . , f(n) (t)) of the signal (f(t)). The invention also relates to a technique for converting a digital pulse-coded signal (PCM) to a pulse-width-modulated signal (PWM), wherein to obtain a sampling rate sufficient for the pulse-width-modulated signal an oversampling of the digital signal is implemented with a first oversampling factor before the conversion and an second oversampling factor after the conversion, such that the product of the oversampling factors before and after conversion of the digital signal to the pulse-width-modulated signal corresponds at least to the value of the required oversampling factor.
    • 本发明涉及一种用于将数字脉冲编码编码信号(PCM)转换成脉冲宽度调制信号(PWM)的方法和装置,其中数字信号PCM,f(t)被乘以至少一个 (f(t))的导数(f'(t),f“(t),...,f((n)>(t))。 本发明还涉及一种用于将数字脉冲编码信号(PCM)转换为脉冲宽度调制信号(PWM)的技术,其中为了获得对脉冲宽度调制信号足够的采样率,数字 信号在转换之前用第一过采样因子和转换之后的第二过采样因子来实现,使得数字信号转换为脉宽调制信号之前和之后的过采样因子的乘积至少等于值 的所需过采样因子。
    • 3. 发明授权
    • Digital filter combination for interpolation
    • 用于插值的数字滤波器组合
    • US07406492B1
    • 2008-07-29
    • US08984735
    • 1997-12-04
    • Andreas MenkhoffHerbert Alrutz
    • Andreas MenkhoffHerbert Alrutz
    • G06F17/10
    • G06F17/17
    • A digital filter combination for interpolating primary sample values of a sampled signal using an mth-order discrete-time filter and a kth-order continuous time interpolation filter, with m≧3 and k≧2, wherein the discrete-time filter forms n secondary sample values from at least m+1 primary sample values at equal time intervals, with n≧m, and the continuous-time interpolation filter forms from at least part of the n secondary sample values an interpolated value whose temporal position with respect to that of the primary sample values is predeterminable by a normalized interpolating instant dp=tin/T, where tin is the absolute interpolating instant, and T is the period of the primary sampling rate.
    • 一种数字滤波器组合,用于使用m阶= 3和k> = 2的第m级离散时间滤波器和第k级连续时间内插滤波器内插采样信号的初级采样值,其中离散时间滤波器形式 n个等于时间间隔的至少m + 1个初级样本值的二次样本值,其中n> = m,并且连续时间内插滤波器从n个次要样本值的至少一部分形成内插值,其相对于 与原始样本值的值是可以通过 / T中的归一化内插时刻dp = t 来确定的,其中中的t>是绝对内插时刻,T是 主要采样率。
    • 4. 发明申请
    • Random number generator and method for generating random numbers
    • US20060069706A1
    • 2006-03-30
    • US11238158
    • 2005-09-28
    • Dejan LazichHerbert AlrutzMiodrag TemerinacSteffen Schober
    • Dejan LazichHerbert AlrutzMiodrag TemerinacSteffen Schober
    • G06F7/58
    • H04L9/0861G06F7/588H03K3/84
    • The invention relates to a method for generating random numbers in which oscillating digital output signals (A1, A2, . . . , AL) of unequal or equal periodicity are generated by at least two ring oscillators (32, 33, 34), an external parity signal (PS) representing a logical state (“0,” “1”) being generated when an odd number of the output signals (A1, A2, . . . , AL) take on a specified logical state (“1”). According to the invention, the external parity signal (PS) is fed back to an external parity input (36, 37, 38) of each of the respective ring oscillators (32, 33, 34). The invention further relates to a random number generator having at least two ring oscillators (32, 33, 34), made up in particular of independently free-running inverter chains with feedback having an odd number (K) of series-connected inverters (inv1,2, inv2,1, inv3,1, . . . , invi,j, . . . , invL,KL) that generate oscillating digital output signals (A1, A2, . . . , AL) of unequal or equal periodicity, and having first parity signal generating means (XOR) that generate an external parity signal (PS) representing a logical state (“0,” “1”) when an odd number of the output signals (A1, A2, . . . , AL) take on a specified logical state (“1”). According to the invention, there are feedback means (xor1, xor2, xor3, xor4, . . . , xorL) that feed back the external parity signal (PS) to an external parity input (36, 37, 38) of each of the respective ring oscillators (32, 33, 34). In this invention the cooperation of chaotic dynamics (feedback of the parity signal) and true randomness (jitter due to thermal noise) in digital circuits, a novel theoretical principle for generating random numbers, has been made into an efficient practical solution.
    • 5. 发明授权
    • Filter combination for sampling rate conversion
    • 滤波器组合用于采样率转换
    • US6137349A
    • 2000-10-24
    • US110009
    • 1998-07-02
    • Andreas MenkhoffHerbert Alrutz
    • Andreas MenkhoffHerbert Alrutz
    • H03H17/00H03H17/02H03H17/06H03K5/00
    • H03H17/0685H03H17/0621
    • A filter combination for sampling rate conversion is disclosed comprising a series combination of: an input low-pass filter (1) whose attenuation characteristic (tp1) has at least one first attenuation value (a1) in the vicinity of one-half and 1.5 times the frequency of a digitization clock (f1); a time-invariant interpolation filter (2) for increasing the number of samples from that of the first data sequence (d1) by an integral factor whose attenuation characteristic (tp2) has at least one second attenuation value (a2) in the vicinity of the frequency of the digitization clock (f1) and essentially at least one third attenuation value (a3) in the region between one-half and 1.5 times the frequency of the digitization clock; and a time-varying interpolation filter (3) for interpolating a data sequence (d5) provided at the output of the time-invariant interpolation filter (2), the attenuation characteristic (tp3) of the time-varying interpolation filter (3) having at least one fourth attenuation value (a4) in the vicinity of twice the frequency of the digitization clock (f1).
    • 公开了一种用于采样率转换的滤波器组合,其包括以下的串联组合:其衰减特性(tp1)具有至少一个第一衰减值(a1)在一半和1.5倍附近的输入低通滤波器(1) 数字化时钟(f1)的频率; 用于将第一数据序列(d1)的样本数量增加到其衰减特性(tp2)在其附近的衰减特性(tp2)至少有一个第二衰减值(a2)的积分因子的时不变内插滤波器(2) 数字化时钟(f1)的频率和基本上在数字化时钟的频率的一半和1.5倍之间的区域中的至少一个第三衰减值(a3); 以及时变内插滤波器(3),用于内插设置在时间不变插值滤波器(2)的输出端的数据序列(d5),时变内插滤波器(3)的衰减特性(tp3)具有 在数字化时钟(f1)的频率的两倍附近的至少四个衰减值(a4)。
    • 7. 发明授权
    • System and method for generating random numbers using parity feedback
    • 使用奇偶校验反馈产生随机数的系统和方法
    • US07797361B2
    • 2010-09-14
    • US11238158
    • 2005-09-28
    • Dejan LazichHerbert AlrutzMiodrag TemerinacSteffen Schober
    • Dejan LazichHerbert AlrutzMiodrag TemerinacSteffen Schober
    • G06F7/58H03B29/00
    • H04L9/0861G06F7/588H03K3/84
    • A method for generating random numbers in which oscillating digital output signals of unequal or equal periodicity are generated by at least two ring oscillators, an external parity signal representing a logical state being generated when an odd number of the output signals take on a specified logical state, the external parity signal being fed back to an external parity input of each of the respective ring oscillators. Also, a random number generator having at least two ring oscillators made up of independently freewnning inverter chains with feedback having an odd number of series-connected inverters that generate oscillating digital output signals of unequal or equal periodicity, and having first panty signal generating mechanisms that generate an external parity signal representing a logical state when an odd number of the output signals take on a specified logical state.
    • 一种用于产生随机数的方法,其中由至少两个环形振荡器产生不等或相等周期的振荡数字输出信号,表示当奇数个输出信号具有指定逻辑状态时产生的逻辑状态的外部奇偶校验信号 ,外部奇偶校验信号被反馈到每个相应的环形振荡器的外部奇偶校验输入。 另外,具有至少两个环形振荡器的随机数发生器,该环形振荡器由具有奇数个串联连接的反相器的反馈链独立地形成,产生具有不等周期或等周期的振荡数字输出信号,并且具有第一内裤信号产生机构, 当奇数个输出信号采取指定的逻辑状态时,产生表示逻辑状态的外部奇偶校验信号。