会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Structures and methods for enhancing erase uniformity in an NROM array
    • 用于增强NROM阵列中的擦除均匀性的结构和方法
    • US20070053225A1
    • 2007-03-08
    • US11210425
    • 2005-08-24
    • Ching LinKen ChenNai KuoHan ChenChun HungWen Hsieh
    • Ching LinKen ChenNai KuoHan ChenChun HungWen Hsieh
    • G11C16/04
    • G11C16/0491G11C16/0475G11C16/14
    • A virtual ground NROM array has a matrix of NROM cells in which during an erase operation the non-erasing side of NROM cells are connected to a common node for enhancing the erase uniformity of the NROM array. If an operation requests erasing on the left side of NROM cells, a positive voltage is supplied from an internal power supply to the left side for each of the NROM cells, and the right side for each of the NROM cells is discharged to a common node. If an operation requests erasing the right side of NROM cells, a positive voltage is supplied from the internal power supply to the right side for each of the NROM cells, and the right side for each of the NROM cells is connected to the common node. The voltage level of the common mode is selected to be sufficiently high in order to prevent from punch through while at the same time sufficiently low to maintain the lateral electric field for erase operation to function optimally. In an alternative embodiment, non-erasing sides of NROM cells in the NROM array are connected to a current source during an erase operation for enhancing the erase uniformity of the NROM array. If an operation requests erasing the left side of NROM cells, a positive voltage is supplied from an internal power supply to the left side for each of the NROM cells, and the right side for each of the NROM cells is discharged to a current source. If an operation requests erasing the right side of NROM cells, a positive voltage is supplied from the internal power supply to the right side for each of the NROM cells, and the right side for each of the NROM cells is connected to the current source.
    • 虚拟接地NROM阵列具有NROM单元的矩阵,其中在擦除操作期间,NROM单元的非擦除侧连接到公共节点,以增强NROM阵列的擦除均匀性。 如果操作请求在NROM单元的左侧擦除,则对于NROM单元中的每一个,从内部电源向左侧提供正电压,并且将NROM单元中的每一个的右侧放电到公共节点 。 如果操作请求擦除NROM单元的右侧,则对于每个NROM单元,从内部电源向右侧提供正电压,并且每个NROM单元的右侧连接到公共节点。 选择共模的电压足够高以防止穿通,同时足够低以保持用于擦除操作的横向电场最佳地起作用。 在替代实施例中,在擦除操作期间,NROM阵列中的NROM单元的不擦除侧连接到电流源,以增强NROM阵列的擦除均匀性。 如果操作请求擦除NROM单元的左侧,则从NROM单元的每一个的内部电源向左侧提供正电压,并且将NROM单元中的每一个的右侧放电到电流源。 如果操作请求擦除NROM单元的右侧,则从NROM单元的每一个向内部电源向右侧提供正电压,并且每个NROM单元的右侧连接到电流源。
    • 3. 发明申请
    • Multi-Level-Cell Programming Methods of Non-Volatile Memories
    • 非易失性存储器的多级单元编程方法
    • US20070121386A1
    • 2007-05-31
    • US11624612
    • 2007-01-18
    • Wen Chiao HoChin ChangKuen ChangChun Hung
    • Wen Chiao HoChin ChangKuen ChangChun Hung
    • G11C16/04
    • G11C16/12G11C11/5671G11C16/0475G11C16/3459
    • The present invention provides a novel method in altering the sequence of multi-level-cell programming in a multi-bit-cell of a nitride trapping memory cell that reduces or eliminates voltage threshold shifts between program steps while avoiding the suppression in the duration of a read window caused by a complementary bit disturbance. In a first embodiment, the present invention programs the multi-level cell in a multi-bit-cell having four bits in the following order: programming a third program level (level3), programming a first program level (level1) and a second program level (level2) to level 1, and programming the second program level from the first program level. In a second embodiment, the present invention programs the multi-level cell in the multi-bit-cell having four bits in the following order: programming a third program level (level3), programming a second program level (level2), and programming a first program level (level1).
    • 本发明提供了一种在氮化物俘获存储器单元的多位单元中改变多电平单元编程的顺序的新颖方法,其减少或消除了程序步骤之间的电压阈值偏移,同时避免了在 读取窗口由互补位干扰引起。 在第一实施例中,本发明以具有四位的多位单元按以下顺序对多电平单元进行编程:编程第三程序电平(电平3),编程第一程序电平(电平1)和 第二程序级(级别2)到级别1,并且从第一程序级编程第二程序级。 在第二实施例中,本发明按照以下顺序对具有四位的多位单元中的多电平单元进行编程:编程第三程序电平(级别3),编程第二程序电平(级别2),以及 编程第一个程序级(1级)。